fsl_lpuart.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919
  1. /*
  2. * Freescale lpuart serial port driver
  3. *
  4. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  12. #define SUPPORT_SYSRQ
  13. #endif
  14. #include <linux/clk.h>
  15. #include <linux/console.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/of_dma.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/slab.h>
  27. #include <linux/tty_flip.h>
  28. /* All registers are 8-bit width */
  29. #define UARTBDH 0x00
  30. #define UARTBDL 0x01
  31. #define UARTCR1 0x02
  32. #define UARTCR2 0x03
  33. #define UARTSR1 0x04
  34. #define UARTCR3 0x06
  35. #define UARTDR 0x07
  36. #define UARTCR4 0x0a
  37. #define UARTCR5 0x0b
  38. #define UARTMODEM 0x0d
  39. #define UARTPFIFO 0x10
  40. #define UARTCFIFO 0x11
  41. #define UARTSFIFO 0x12
  42. #define UARTTWFIFO 0x13
  43. #define UARTTCFIFO 0x14
  44. #define UARTRWFIFO 0x15
  45. #define UARTBDH_LBKDIE 0x80
  46. #define UARTBDH_RXEDGIE 0x40
  47. #define UARTBDH_SBR_MASK 0x1f
  48. #define UARTCR1_LOOPS 0x80
  49. #define UARTCR1_RSRC 0x20
  50. #define UARTCR1_M 0x10
  51. #define UARTCR1_WAKE 0x08
  52. #define UARTCR1_ILT 0x04
  53. #define UARTCR1_PE 0x02
  54. #define UARTCR1_PT 0x01
  55. #define UARTCR2_TIE 0x80
  56. #define UARTCR2_TCIE 0x40
  57. #define UARTCR2_RIE 0x20
  58. #define UARTCR2_ILIE 0x10
  59. #define UARTCR2_TE 0x08
  60. #define UARTCR2_RE 0x04
  61. #define UARTCR2_RWU 0x02
  62. #define UARTCR2_SBK 0x01
  63. #define UARTSR1_TDRE 0x80
  64. #define UARTSR1_TC 0x40
  65. #define UARTSR1_RDRF 0x20
  66. #define UARTSR1_IDLE 0x10
  67. #define UARTSR1_OR 0x08
  68. #define UARTSR1_NF 0x04
  69. #define UARTSR1_FE 0x02
  70. #define UARTSR1_PE 0x01
  71. #define UARTCR3_R8 0x80
  72. #define UARTCR3_T8 0x40
  73. #define UARTCR3_TXDIR 0x20
  74. #define UARTCR3_TXINV 0x10
  75. #define UARTCR3_ORIE 0x08
  76. #define UARTCR3_NEIE 0x04
  77. #define UARTCR3_FEIE 0x02
  78. #define UARTCR3_PEIE 0x01
  79. #define UARTCR4_MAEN1 0x80
  80. #define UARTCR4_MAEN2 0x40
  81. #define UARTCR4_M10 0x20
  82. #define UARTCR4_BRFA_MASK 0x1f
  83. #define UARTCR4_BRFA_OFF 0
  84. #define UARTCR5_TDMAS 0x80
  85. #define UARTCR5_RDMAS 0x20
  86. #define UARTMODEM_RXRTSE 0x08
  87. #define UARTMODEM_TXRTSPOL 0x04
  88. #define UARTMODEM_TXRTSE 0x02
  89. #define UARTMODEM_TXCTSE 0x01
  90. #define UARTPFIFO_TXFE 0x80
  91. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  92. #define UARTPFIFO_TXSIZE_OFF 4
  93. #define UARTPFIFO_RXFE 0x08
  94. #define UARTPFIFO_RXSIZE_OFF 0
  95. #define UARTCFIFO_TXFLUSH 0x80
  96. #define UARTCFIFO_RXFLUSH 0x40
  97. #define UARTCFIFO_RXOFE 0x04
  98. #define UARTCFIFO_TXOFE 0x02
  99. #define UARTCFIFO_RXUFE 0x01
  100. #define UARTSFIFO_TXEMPT 0x80
  101. #define UARTSFIFO_RXEMPT 0x40
  102. #define UARTSFIFO_RXOF 0x04
  103. #define UARTSFIFO_TXOF 0x02
  104. #define UARTSFIFO_RXUF 0x01
  105. /* 32-bit register defination */
  106. #define UARTBAUD 0x00
  107. #define UARTSTAT 0x04
  108. #define UARTCTRL 0x08
  109. #define UARTDATA 0x0C
  110. #define UARTMATCH 0x10
  111. #define UARTMODIR 0x14
  112. #define UARTFIFO 0x18
  113. #define UARTWATER 0x1c
  114. #define UARTBAUD_MAEN1 0x80000000
  115. #define UARTBAUD_MAEN2 0x40000000
  116. #define UARTBAUD_M10 0x20000000
  117. #define UARTBAUD_TDMAE 0x00800000
  118. #define UARTBAUD_RDMAE 0x00200000
  119. #define UARTBAUD_MATCFG 0x00400000
  120. #define UARTBAUD_BOTHEDGE 0x00020000
  121. #define UARTBAUD_RESYNCDIS 0x00010000
  122. #define UARTBAUD_LBKDIE 0x00008000
  123. #define UARTBAUD_RXEDGIE 0x00004000
  124. #define UARTBAUD_SBNS 0x00002000
  125. #define UARTBAUD_SBR 0x00000000
  126. #define UARTBAUD_SBR_MASK 0x1fff
  127. #define UARTSTAT_LBKDIF 0x80000000
  128. #define UARTSTAT_RXEDGIF 0x40000000
  129. #define UARTSTAT_MSBF 0x20000000
  130. #define UARTSTAT_RXINV 0x10000000
  131. #define UARTSTAT_RWUID 0x08000000
  132. #define UARTSTAT_BRK13 0x04000000
  133. #define UARTSTAT_LBKDE 0x02000000
  134. #define UARTSTAT_RAF 0x01000000
  135. #define UARTSTAT_TDRE 0x00800000
  136. #define UARTSTAT_TC 0x00400000
  137. #define UARTSTAT_RDRF 0x00200000
  138. #define UARTSTAT_IDLE 0x00100000
  139. #define UARTSTAT_OR 0x00080000
  140. #define UARTSTAT_NF 0x00040000
  141. #define UARTSTAT_FE 0x00020000
  142. #define UARTSTAT_PE 0x00010000
  143. #define UARTSTAT_MA1F 0x00008000
  144. #define UARTSTAT_M21F 0x00004000
  145. #define UARTCTRL_R8T9 0x80000000
  146. #define UARTCTRL_R9T8 0x40000000
  147. #define UARTCTRL_TXDIR 0x20000000
  148. #define UARTCTRL_TXINV 0x10000000
  149. #define UARTCTRL_ORIE 0x08000000
  150. #define UARTCTRL_NEIE 0x04000000
  151. #define UARTCTRL_FEIE 0x02000000
  152. #define UARTCTRL_PEIE 0x01000000
  153. #define UARTCTRL_TIE 0x00800000
  154. #define UARTCTRL_TCIE 0x00400000
  155. #define UARTCTRL_RIE 0x00200000
  156. #define UARTCTRL_ILIE 0x00100000
  157. #define UARTCTRL_TE 0x00080000
  158. #define UARTCTRL_RE 0x00040000
  159. #define UARTCTRL_RWU 0x00020000
  160. #define UARTCTRL_SBK 0x00010000
  161. #define UARTCTRL_MA1IE 0x00008000
  162. #define UARTCTRL_MA2IE 0x00004000
  163. #define UARTCTRL_IDLECFG 0x00000100
  164. #define UARTCTRL_LOOPS 0x00000080
  165. #define UARTCTRL_DOZEEN 0x00000040
  166. #define UARTCTRL_RSRC 0x00000020
  167. #define UARTCTRL_M 0x00000010
  168. #define UARTCTRL_WAKE 0x00000008
  169. #define UARTCTRL_ILT 0x00000004
  170. #define UARTCTRL_PE 0x00000002
  171. #define UARTCTRL_PT 0x00000001
  172. #define UARTDATA_NOISY 0x00008000
  173. #define UARTDATA_PARITYE 0x00004000
  174. #define UARTDATA_FRETSC 0x00002000
  175. #define UARTDATA_RXEMPT 0x00001000
  176. #define UARTDATA_IDLINE 0x00000800
  177. #define UARTDATA_MASK 0x3ff
  178. #define UARTMODIR_IREN 0x00020000
  179. #define UARTMODIR_TXCTSSRC 0x00000020
  180. #define UARTMODIR_TXCTSC 0x00000010
  181. #define UARTMODIR_RXRTSE 0x00000008
  182. #define UARTMODIR_TXRTSPOL 0x00000004
  183. #define UARTMODIR_TXRTSE 0x00000002
  184. #define UARTMODIR_TXCTSE 0x00000001
  185. #define UARTFIFO_TXEMPT 0x00800000
  186. #define UARTFIFO_RXEMPT 0x00400000
  187. #define UARTFIFO_TXOF 0x00020000
  188. #define UARTFIFO_RXUF 0x00010000
  189. #define UARTFIFO_TXFLUSH 0x00008000
  190. #define UARTFIFO_RXFLUSH 0x00004000
  191. #define UARTFIFO_TXOFE 0x00000200
  192. #define UARTFIFO_RXUFE 0x00000100
  193. #define UARTFIFO_TXFE 0x00000080
  194. #define UARTFIFO_FIFOSIZE_MASK 0x7
  195. #define UARTFIFO_TXSIZE_OFF 4
  196. #define UARTFIFO_RXFE 0x00000008
  197. #define UARTFIFO_RXSIZE_OFF 0
  198. #define UARTWATER_COUNT_MASK 0xff
  199. #define UARTWATER_TXCNT_OFF 8
  200. #define UARTWATER_RXCNT_OFF 24
  201. #define UARTWATER_WATER_MASK 0xff
  202. #define UARTWATER_TXWATER_OFF 0
  203. #define UARTWATER_RXWATER_OFF 16
  204. #define FSL_UART_RX_DMA_BUFFER_SIZE 64
  205. #define DRIVER_NAME "fsl-lpuart"
  206. #define DEV_NAME "ttyLP"
  207. #define UART_NR 6
  208. struct lpuart_port {
  209. struct uart_port port;
  210. struct clk *clk;
  211. unsigned int txfifo_size;
  212. unsigned int rxfifo_size;
  213. bool lpuart32;
  214. bool lpuart_dma_use;
  215. struct dma_chan *dma_tx_chan;
  216. struct dma_chan *dma_rx_chan;
  217. struct dma_async_tx_descriptor *dma_tx_desc;
  218. struct dma_async_tx_descriptor *dma_rx_desc;
  219. dma_addr_t dma_tx_buf_bus;
  220. dma_addr_t dma_rx_buf_bus;
  221. dma_cookie_t dma_tx_cookie;
  222. dma_cookie_t dma_rx_cookie;
  223. unsigned char *dma_tx_buf_virt;
  224. unsigned char *dma_rx_buf_virt;
  225. unsigned int dma_tx_bytes;
  226. unsigned int dma_rx_bytes;
  227. int dma_tx_in_progress;
  228. int dma_rx_in_progress;
  229. unsigned int dma_rx_timeout;
  230. struct timer_list lpuart_timer;
  231. };
  232. static struct of_device_id lpuart_dt_ids[] = {
  233. {
  234. .compatible = "fsl,vf610-lpuart",
  235. },
  236. {
  237. .compatible = "fsl,ls1021a-lpuart",
  238. },
  239. { /* sentinel */ }
  240. };
  241. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  242. /* Forward declare this for the dma callbacks*/
  243. static void lpuart_dma_tx_complete(void *arg);
  244. static void lpuart_dma_rx_complete(void *arg);
  245. static u32 lpuart32_read(void __iomem *addr)
  246. {
  247. return ioread32be(addr);
  248. }
  249. static void lpuart32_write(u32 val, void __iomem *addr)
  250. {
  251. iowrite32be(val, addr);
  252. }
  253. static void lpuart_stop_tx(struct uart_port *port)
  254. {
  255. unsigned char temp;
  256. temp = readb(port->membase + UARTCR2);
  257. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  258. writeb(temp, port->membase + UARTCR2);
  259. }
  260. static void lpuart32_stop_tx(struct uart_port *port)
  261. {
  262. unsigned long temp;
  263. temp = lpuart32_read(port->membase + UARTCTRL);
  264. temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
  265. lpuart32_write(temp, port->membase + UARTCTRL);
  266. }
  267. static void lpuart_stop_rx(struct uart_port *port)
  268. {
  269. unsigned char temp;
  270. temp = readb(port->membase + UARTCR2);
  271. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  272. }
  273. static void lpuart32_stop_rx(struct uart_port *port)
  274. {
  275. unsigned long temp;
  276. temp = lpuart32_read(port->membase + UARTCTRL);
  277. lpuart32_write(temp & ~UARTCTRL_RE, port->membase + UARTCTRL);
  278. }
  279. static void lpuart_copy_rx_to_tty(struct lpuart_port *sport,
  280. struct tty_port *tty, int count)
  281. {
  282. int copied;
  283. sport->port.icount.rx += count;
  284. if (!tty) {
  285. dev_err(sport->port.dev, "No tty port\n");
  286. return;
  287. }
  288. dma_sync_single_for_cpu(sport->port.dev, sport->dma_rx_buf_bus,
  289. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  290. copied = tty_insert_flip_string(tty,
  291. ((unsigned char *)(sport->dma_rx_buf_virt)), count);
  292. if (copied != count) {
  293. WARN_ON(1);
  294. dev_err(sport->port.dev, "RxData copy to tty layer failed\n");
  295. }
  296. dma_sync_single_for_device(sport->port.dev, sport->dma_rx_buf_bus,
  297. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_TO_DEVICE);
  298. }
  299. static void lpuart_pio_tx(struct lpuart_port *sport)
  300. {
  301. struct circ_buf *xmit = &sport->port.state->xmit;
  302. unsigned long flags;
  303. spin_lock_irqsave(&sport->port.lock, flags);
  304. while (!uart_circ_empty(xmit) &&
  305. readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size) {
  306. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  307. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  308. sport->port.icount.tx++;
  309. }
  310. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  311. uart_write_wakeup(&sport->port);
  312. if (uart_circ_empty(xmit))
  313. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_TDMAS,
  314. sport->port.membase + UARTCR5);
  315. spin_unlock_irqrestore(&sport->port.lock, flags);
  316. }
  317. static int lpuart_dma_tx(struct lpuart_port *sport, unsigned long count)
  318. {
  319. struct circ_buf *xmit = &sport->port.state->xmit;
  320. dma_addr_t tx_bus_addr;
  321. dma_sync_single_for_device(sport->port.dev, sport->dma_tx_buf_bus,
  322. UART_XMIT_SIZE, DMA_TO_DEVICE);
  323. sport->dma_tx_bytes = count & ~(sport->txfifo_size - 1);
  324. tx_bus_addr = sport->dma_tx_buf_bus + xmit->tail;
  325. sport->dma_tx_desc = dmaengine_prep_slave_single(sport->dma_tx_chan,
  326. tx_bus_addr, sport->dma_tx_bytes,
  327. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  328. if (!sport->dma_tx_desc) {
  329. dev_err(sport->port.dev, "Not able to get desc for tx\n");
  330. return -EIO;
  331. }
  332. sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
  333. sport->dma_tx_desc->callback_param = sport;
  334. sport->dma_tx_in_progress = 1;
  335. sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
  336. dma_async_issue_pending(sport->dma_tx_chan);
  337. return 0;
  338. }
  339. static void lpuart_prepare_tx(struct lpuart_port *sport)
  340. {
  341. struct circ_buf *xmit = &sport->port.state->xmit;
  342. unsigned long count = CIRC_CNT_TO_END(xmit->head,
  343. xmit->tail, UART_XMIT_SIZE);
  344. if (!count)
  345. return;
  346. if (count < sport->txfifo_size)
  347. writeb(readb(sport->port.membase + UARTCR5) & ~UARTCR5_TDMAS,
  348. sport->port.membase + UARTCR5);
  349. else {
  350. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_TDMAS,
  351. sport->port.membase + UARTCR5);
  352. lpuart_dma_tx(sport, count);
  353. }
  354. }
  355. static void lpuart_dma_tx_complete(void *arg)
  356. {
  357. struct lpuart_port *sport = arg;
  358. struct circ_buf *xmit = &sport->port.state->xmit;
  359. unsigned long flags;
  360. async_tx_ack(sport->dma_tx_desc);
  361. spin_lock_irqsave(&sport->port.lock, flags);
  362. xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
  363. sport->dma_tx_in_progress = 0;
  364. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  365. uart_write_wakeup(&sport->port);
  366. lpuart_prepare_tx(sport);
  367. spin_unlock_irqrestore(&sport->port.lock, flags);
  368. }
  369. static int lpuart_dma_rx(struct lpuart_port *sport)
  370. {
  371. dma_sync_single_for_device(sport->port.dev, sport->dma_rx_buf_bus,
  372. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_TO_DEVICE);
  373. sport->dma_rx_desc = dmaengine_prep_slave_single(sport->dma_rx_chan,
  374. sport->dma_rx_buf_bus, FSL_UART_RX_DMA_BUFFER_SIZE,
  375. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  376. if (!sport->dma_rx_desc) {
  377. dev_err(sport->port.dev, "Not able to get desc for rx\n");
  378. return -EIO;
  379. }
  380. sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
  381. sport->dma_rx_desc->callback_param = sport;
  382. sport->dma_rx_in_progress = 1;
  383. sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
  384. dma_async_issue_pending(sport->dma_rx_chan);
  385. return 0;
  386. }
  387. static void lpuart_dma_rx_complete(void *arg)
  388. {
  389. struct lpuart_port *sport = arg;
  390. struct tty_port *port = &sport->port.state->port;
  391. unsigned long flags;
  392. async_tx_ack(sport->dma_rx_desc);
  393. spin_lock_irqsave(&sport->port.lock, flags);
  394. sport->dma_rx_in_progress = 0;
  395. lpuart_copy_rx_to_tty(sport, port, FSL_UART_RX_DMA_BUFFER_SIZE);
  396. tty_flip_buffer_push(port);
  397. lpuart_dma_rx(sport);
  398. spin_unlock_irqrestore(&sport->port.lock, flags);
  399. }
  400. static void lpuart_timer_func(unsigned long data)
  401. {
  402. struct lpuart_port *sport = (struct lpuart_port *)data;
  403. struct tty_port *port = &sport->port.state->port;
  404. struct dma_tx_state state;
  405. unsigned long flags;
  406. unsigned char temp;
  407. int count;
  408. del_timer(&sport->lpuart_timer);
  409. dmaengine_pause(sport->dma_rx_chan);
  410. dmaengine_tx_status(sport->dma_rx_chan, sport->dma_rx_cookie, &state);
  411. dmaengine_terminate_all(sport->dma_rx_chan);
  412. count = FSL_UART_RX_DMA_BUFFER_SIZE - state.residue;
  413. async_tx_ack(sport->dma_rx_desc);
  414. spin_lock_irqsave(&sport->port.lock, flags);
  415. sport->dma_rx_in_progress = 0;
  416. lpuart_copy_rx_to_tty(sport, port, count);
  417. tty_flip_buffer_push(port);
  418. temp = readb(sport->port.membase + UARTCR5);
  419. writeb(temp & ~UARTCR5_RDMAS, sport->port.membase + UARTCR5);
  420. spin_unlock_irqrestore(&sport->port.lock, flags);
  421. }
  422. static inline void lpuart_prepare_rx(struct lpuart_port *sport)
  423. {
  424. unsigned long flags;
  425. unsigned char temp;
  426. spin_lock_irqsave(&sport->port.lock, flags);
  427. sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
  428. add_timer(&sport->lpuart_timer);
  429. lpuart_dma_rx(sport);
  430. temp = readb(sport->port.membase + UARTCR5);
  431. writeb(temp | UARTCR5_RDMAS, sport->port.membase + UARTCR5);
  432. spin_unlock_irqrestore(&sport->port.lock, flags);
  433. }
  434. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  435. {
  436. struct circ_buf *xmit = &sport->port.state->xmit;
  437. while (!uart_circ_empty(xmit) &&
  438. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  439. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  440. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  441. sport->port.icount.tx++;
  442. }
  443. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  444. uart_write_wakeup(&sport->port);
  445. if (uart_circ_empty(xmit))
  446. lpuart_stop_tx(&sport->port);
  447. }
  448. static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
  449. {
  450. struct circ_buf *xmit = &sport->port.state->xmit;
  451. unsigned long txcnt;
  452. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  453. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  454. txcnt &= UARTWATER_COUNT_MASK;
  455. while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
  456. lpuart32_write(xmit->buf[xmit->tail], sport->port.membase + UARTDATA);
  457. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  458. sport->port.icount.tx++;
  459. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  460. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  461. txcnt &= UARTWATER_COUNT_MASK;
  462. }
  463. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  464. uart_write_wakeup(&sport->port);
  465. if (uart_circ_empty(xmit))
  466. lpuart32_stop_tx(&sport->port);
  467. }
  468. static void lpuart_start_tx(struct uart_port *port)
  469. {
  470. struct lpuart_port *sport = container_of(port,
  471. struct lpuart_port, port);
  472. struct circ_buf *xmit = &sport->port.state->xmit;
  473. unsigned char temp;
  474. temp = readb(port->membase + UARTCR2);
  475. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  476. if (sport->lpuart_dma_use) {
  477. if (!uart_circ_empty(xmit) && !sport->dma_tx_in_progress)
  478. lpuart_prepare_tx(sport);
  479. } else {
  480. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  481. lpuart_transmit_buffer(sport);
  482. }
  483. }
  484. static void lpuart32_start_tx(struct uart_port *port)
  485. {
  486. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  487. unsigned long temp;
  488. temp = lpuart32_read(port->membase + UARTCTRL);
  489. lpuart32_write(temp | UARTCTRL_TIE, port->membase + UARTCTRL);
  490. if (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE)
  491. lpuart32_transmit_buffer(sport);
  492. }
  493. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  494. {
  495. struct lpuart_port *sport = dev_id;
  496. struct circ_buf *xmit = &sport->port.state->xmit;
  497. unsigned long flags;
  498. spin_lock_irqsave(&sport->port.lock, flags);
  499. if (sport->port.x_char) {
  500. if (sport->lpuart32)
  501. lpuart32_write(sport->port.x_char, sport->port.membase + UARTDATA);
  502. else
  503. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  504. goto out;
  505. }
  506. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  507. if (sport->lpuart32)
  508. lpuart32_stop_tx(&sport->port);
  509. else
  510. lpuart_stop_tx(&sport->port);
  511. goto out;
  512. }
  513. if (sport->lpuart32)
  514. lpuart32_transmit_buffer(sport);
  515. else
  516. lpuart_transmit_buffer(sport);
  517. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  518. uart_write_wakeup(&sport->port);
  519. out:
  520. spin_unlock_irqrestore(&sport->port.lock, flags);
  521. return IRQ_HANDLED;
  522. }
  523. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  524. {
  525. struct lpuart_port *sport = dev_id;
  526. unsigned int flg, ignored = 0;
  527. struct tty_port *port = &sport->port.state->port;
  528. unsigned long flags;
  529. unsigned char rx, sr;
  530. spin_lock_irqsave(&sport->port.lock, flags);
  531. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  532. flg = TTY_NORMAL;
  533. sport->port.icount.rx++;
  534. /*
  535. * to clear the FE, OR, NF, FE, PE flags,
  536. * read SR1 then read DR
  537. */
  538. sr = readb(sport->port.membase + UARTSR1);
  539. rx = readb(sport->port.membase + UARTDR);
  540. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  541. continue;
  542. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  543. if (sr & UARTSR1_PE)
  544. sport->port.icount.parity++;
  545. else if (sr & UARTSR1_FE)
  546. sport->port.icount.frame++;
  547. if (sr & UARTSR1_OR)
  548. sport->port.icount.overrun++;
  549. if (sr & sport->port.ignore_status_mask) {
  550. if (++ignored > 100)
  551. goto out;
  552. continue;
  553. }
  554. sr &= sport->port.read_status_mask;
  555. if (sr & UARTSR1_PE)
  556. flg = TTY_PARITY;
  557. else if (sr & UARTSR1_FE)
  558. flg = TTY_FRAME;
  559. if (sr & UARTSR1_OR)
  560. flg = TTY_OVERRUN;
  561. #ifdef SUPPORT_SYSRQ
  562. sport->port.sysrq = 0;
  563. #endif
  564. }
  565. tty_insert_flip_char(port, rx, flg);
  566. }
  567. out:
  568. spin_unlock_irqrestore(&sport->port.lock, flags);
  569. tty_flip_buffer_push(port);
  570. return IRQ_HANDLED;
  571. }
  572. static irqreturn_t lpuart32_rxint(int irq, void *dev_id)
  573. {
  574. struct lpuart_port *sport = dev_id;
  575. unsigned int flg, ignored = 0;
  576. struct tty_port *port = &sport->port.state->port;
  577. unsigned long flags;
  578. unsigned long rx, sr;
  579. spin_lock_irqsave(&sport->port.lock, flags);
  580. while (!(lpuart32_read(sport->port.membase + UARTFIFO) & UARTFIFO_RXEMPT)) {
  581. flg = TTY_NORMAL;
  582. sport->port.icount.rx++;
  583. /*
  584. * to clear the FE, OR, NF, FE, PE flags,
  585. * read STAT then read DATA reg
  586. */
  587. sr = lpuart32_read(sport->port.membase + UARTSTAT);
  588. rx = lpuart32_read(sport->port.membase + UARTDATA);
  589. rx &= 0x3ff;
  590. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  591. continue;
  592. if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
  593. if (sr & UARTSTAT_PE)
  594. sport->port.icount.parity++;
  595. else if (sr & UARTSTAT_FE)
  596. sport->port.icount.frame++;
  597. if (sr & UARTSTAT_OR)
  598. sport->port.icount.overrun++;
  599. if (sr & sport->port.ignore_status_mask) {
  600. if (++ignored > 100)
  601. goto out;
  602. continue;
  603. }
  604. sr &= sport->port.read_status_mask;
  605. if (sr & UARTSTAT_PE)
  606. flg = TTY_PARITY;
  607. else if (sr & UARTSTAT_FE)
  608. flg = TTY_FRAME;
  609. if (sr & UARTSTAT_OR)
  610. flg = TTY_OVERRUN;
  611. #ifdef SUPPORT_SYSRQ
  612. sport->port.sysrq = 0;
  613. #endif
  614. }
  615. tty_insert_flip_char(port, rx, flg);
  616. }
  617. out:
  618. spin_unlock_irqrestore(&sport->port.lock, flags);
  619. tty_flip_buffer_push(port);
  620. return IRQ_HANDLED;
  621. }
  622. static irqreturn_t lpuart_int(int irq, void *dev_id)
  623. {
  624. struct lpuart_port *sport = dev_id;
  625. unsigned char sts, crdma;
  626. sts = readb(sport->port.membase + UARTSR1);
  627. crdma = readb(sport->port.membase + UARTCR5);
  628. if (sts & UARTSR1_RDRF && !(crdma & UARTCR5_RDMAS)) {
  629. if (sport->lpuart_dma_use)
  630. lpuart_prepare_rx(sport);
  631. else
  632. lpuart_rxint(irq, dev_id);
  633. }
  634. if (sts & UARTSR1_TDRE && !(crdma & UARTCR5_TDMAS)) {
  635. if (sport->lpuart_dma_use)
  636. lpuart_pio_tx(sport);
  637. else
  638. lpuart_txint(irq, dev_id);
  639. }
  640. return IRQ_HANDLED;
  641. }
  642. static irqreturn_t lpuart32_int(int irq, void *dev_id)
  643. {
  644. struct lpuart_port *sport = dev_id;
  645. unsigned long sts, rxcount;
  646. sts = lpuart32_read(sport->port.membase + UARTSTAT);
  647. rxcount = lpuart32_read(sport->port.membase + UARTWATER);
  648. rxcount = rxcount >> UARTWATER_RXCNT_OFF;
  649. if (sts & UARTSTAT_RDRF || rxcount > 0)
  650. lpuart32_rxint(irq, dev_id);
  651. if ((sts & UARTSTAT_TDRE) &&
  652. !(lpuart32_read(sport->port.membase + UARTBAUD) & UARTBAUD_TDMAE))
  653. lpuart_txint(irq, dev_id);
  654. lpuart32_write(sts, sport->port.membase + UARTSTAT);
  655. return IRQ_HANDLED;
  656. }
  657. /* return TIOCSER_TEMT when transmitter is not busy */
  658. static unsigned int lpuart_tx_empty(struct uart_port *port)
  659. {
  660. return (readb(port->membase + UARTSR1) & UARTSR1_TC) ?
  661. TIOCSER_TEMT : 0;
  662. }
  663. static unsigned int lpuart32_tx_empty(struct uart_port *port)
  664. {
  665. return (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TC) ?
  666. TIOCSER_TEMT : 0;
  667. }
  668. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  669. {
  670. unsigned int temp = 0;
  671. unsigned char reg;
  672. reg = readb(port->membase + UARTMODEM);
  673. if (reg & UARTMODEM_TXCTSE)
  674. temp |= TIOCM_CTS;
  675. if (reg & UARTMODEM_RXRTSE)
  676. temp |= TIOCM_RTS;
  677. return temp;
  678. }
  679. static unsigned int lpuart32_get_mctrl(struct uart_port *port)
  680. {
  681. unsigned int temp = 0;
  682. unsigned long reg;
  683. reg = lpuart32_read(port->membase + UARTMODIR);
  684. if (reg & UARTMODIR_TXCTSE)
  685. temp |= TIOCM_CTS;
  686. if (reg & UARTMODIR_RXRTSE)
  687. temp |= TIOCM_RTS;
  688. return temp;
  689. }
  690. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  691. {
  692. unsigned char temp;
  693. temp = readb(port->membase + UARTMODEM) &
  694. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  695. if (mctrl & TIOCM_RTS)
  696. temp |= UARTMODEM_RXRTSE;
  697. if (mctrl & TIOCM_CTS)
  698. temp |= UARTMODEM_TXCTSE;
  699. writeb(temp, port->membase + UARTMODEM);
  700. }
  701. static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
  702. {
  703. unsigned long temp;
  704. temp = lpuart32_read(port->membase + UARTMODIR) &
  705. ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
  706. if (mctrl & TIOCM_RTS)
  707. temp |= UARTMODIR_RXRTSE;
  708. if (mctrl & TIOCM_CTS)
  709. temp |= UARTMODIR_TXCTSE;
  710. lpuart32_write(temp, port->membase + UARTMODIR);
  711. }
  712. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  713. {
  714. unsigned char temp;
  715. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  716. if (break_state != 0)
  717. temp |= UARTCR2_SBK;
  718. writeb(temp, port->membase + UARTCR2);
  719. }
  720. static void lpuart32_break_ctl(struct uart_port *port, int break_state)
  721. {
  722. unsigned long temp;
  723. temp = lpuart32_read(port->membase + UARTCTRL) & ~UARTCTRL_SBK;
  724. if (break_state != 0)
  725. temp |= UARTCTRL_SBK;
  726. lpuart32_write(temp, port->membase + UARTCTRL);
  727. }
  728. static void lpuart_setup_watermark(struct lpuart_port *sport)
  729. {
  730. unsigned char val, cr2;
  731. unsigned char cr2_saved;
  732. cr2 = readb(sport->port.membase + UARTCR2);
  733. cr2_saved = cr2;
  734. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  735. UARTCR2_RIE | UARTCR2_RE);
  736. writeb(cr2, sport->port.membase + UARTCR2);
  737. val = readb(sport->port.membase + UARTPFIFO);
  738. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  739. sport->port.membase + UARTPFIFO);
  740. /* explicitly clear RDRF */
  741. readb(sport->port.membase + UARTSR1);
  742. /* flush Tx and Rx FIFO */
  743. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  744. sport->port.membase + UARTCFIFO);
  745. writeb(0, sport->port.membase + UARTTWFIFO);
  746. writeb(1, sport->port.membase + UARTRWFIFO);
  747. /* Restore cr2 */
  748. writeb(cr2_saved, sport->port.membase + UARTCR2);
  749. }
  750. static void lpuart32_setup_watermark(struct lpuart_port *sport)
  751. {
  752. unsigned long val, ctrl;
  753. unsigned long ctrl_saved;
  754. ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  755. ctrl_saved = ctrl;
  756. ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
  757. UARTCTRL_RIE | UARTCTRL_RE);
  758. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  759. /* enable FIFO mode */
  760. val = lpuart32_read(sport->port.membase + UARTFIFO);
  761. val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
  762. val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
  763. lpuart32_write(val, sport->port.membase + UARTFIFO);
  764. /* set the watermark */
  765. val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
  766. lpuart32_write(val, sport->port.membase + UARTWATER);
  767. /* Restore cr2 */
  768. lpuart32_write(ctrl_saved, sport->port.membase + UARTCTRL);
  769. }
  770. static int lpuart_dma_tx_request(struct uart_port *port)
  771. {
  772. struct lpuart_port *sport = container_of(port,
  773. struct lpuart_port, port);
  774. struct dma_chan *tx_chan;
  775. struct dma_slave_config dma_tx_sconfig;
  776. dma_addr_t dma_bus;
  777. unsigned char *dma_buf;
  778. int ret;
  779. tx_chan = dma_request_slave_channel(sport->port.dev, "tx");
  780. if (!tx_chan) {
  781. dev_err(sport->port.dev, "Dma tx channel request failed!\n");
  782. return -ENODEV;
  783. }
  784. dma_bus = dma_map_single(tx_chan->device->dev,
  785. sport->port.state->xmit.buf,
  786. UART_XMIT_SIZE, DMA_TO_DEVICE);
  787. if (dma_mapping_error(tx_chan->device->dev, dma_bus)) {
  788. dev_err(sport->port.dev, "dma_map_single tx failed\n");
  789. dma_release_channel(tx_chan);
  790. return -ENOMEM;
  791. }
  792. dma_buf = sport->port.state->xmit.buf;
  793. dma_tx_sconfig.dst_addr = sport->port.mapbase + UARTDR;
  794. dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  795. dma_tx_sconfig.dst_maxburst = sport->txfifo_size;
  796. dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
  797. ret = dmaengine_slave_config(tx_chan, &dma_tx_sconfig);
  798. if (ret < 0) {
  799. dev_err(sport->port.dev,
  800. "Dma slave config failed, err = %d\n", ret);
  801. dma_release_channel(tx_chan);
  802. return ret;
  803. }
  804. sport->dma_tx_chan = tx_chan;
  805. sport->dma_tx_buf_virt = dma_buf;
  806. sport->dma_tx_buf_bus = dma_bus;
  807. sport->dma_tx_in_progress = 0;
  808. return 0;
  809. }
  810. static int lpuart_dma_rx_request(struct uart_port *port)
  811. {
  812. struct lpuart_port *sport = container_of(port,
  813. struct lpuart_port, port);
  814. struct dma_chan *rx_chan;
  815. struct dma_slave_config dma_rx_sconfig;
  816. dma_addr_t dma_bus;
  817. unsigned char *dma_buf;
  818. int ret;
  819. rx_chan = dma_request_slave_channel(sport->port.dev, "rx");
  820. if (!rx_chan) {
  821. dev_err(sport->port.dev, "Dma rx channel request failed!\n");
  822. return -ENODEV;
  823. }
  824. dma_buf = devm_kzalloc(sport->port.dev,
  825. FSL_UART_RX_DMA_BUFFER_SIZE, GFP_KERNEL);
  826. if (!dma_buf) {
  827. dev_err(sport->port.dev, "Dma rx alloc failed\n");
  828. dma_release_channel(rx_chan);
  829. return -ENOMEM;
  830. }
  831. dma_bus = dma_map_single(rx_chan->device->dev, dma_buf,
  832. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  833. if (dma_mapping_error(rx_chan->device->dev, dma_bus)) {
  834. dev_err(sport->port.dev, "dma_map_single rx failed\n");
  835. dma_release_channel(rx_chan);
  836. return -ENOMEM;
  837. }
  838. dma_rx_sconfig.src_addr = sport->port.mapbase + UARTDR;
  839. dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  840. dma_rx_sconfig.src_maxburst = 1;
  841. dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
  842. ret = dmaengine_slave_config(rx_chan, &dma_rx_sconfig);
  843. if (ret < 0) {
  844. dev_err(sport->port.dev,
  845. "Dma slave config failed, err = %d\n", ret);
  846. dma_release_channel(rx_chan);
  847. return ret;
  848. }
  849. sport->dma_rx_chan = rx_chan;
  850. sport->dma_rx_buf_virt = dma_buf;
  851. sport->dma_rx_buf_bus = dma_bus;
  852. sport->dma_rx_in_progress = 0;
  853. return 0;
  854. }
  855. static void lpuart_dma_tx_free(struct uart_port *port)
  856. {
  857. struct lpuart_port *sport = container_of(port,
  858. struct lpuart_port, port);
  859. struct dma_chan *dma_chan;
  860. dma_unmap_single(sport->port.dev, sport->dma_tx_buf_bus,
  861. UART_XMIT_SIZE, DMA_TO_DEVICE);
  862. dma_chan = sport->dma_tx_chan;
  863. sport->dma_tx_chan = NULL;
  864. sport->dma_tx_buf_bus = 0;
  865. sport->dma_tx_buf_virt = NULL;
  866. dma_release_channel(dma_chan);
  867. }
  868. static void lpuart_dma_rx_free(struct uart_port *port)
  869. {
  870. struct lpuart_port *sport = container_of(port,
  871. struct lpuart_port, port);
  872. struct dma_chan *dma_chan;
  873. dma_unmap_single(sport->port.dev, sport->dma_rx_buf_bus,
  874. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  875. dma_chan = sport->dma_rx_chan;
  876. sport->dma_rx_chan = NULL;
  877. sport->dma_rx_buf_bus = 0;
  878. sport->dma_rx_buf_virt = NULL;
  879. dma_release_channel(dma_chan);
  880. }
  881. static int lpuart_startup(struct uart_port *port)
  882. {
  883. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  884. int ret;
  885. unsigned long flags;
  886. unsigned char temp;
  887. /* determine FIFO size and enable FIFO mode */
  888. temp = readb(sport->port.membase + UARTPFIFO);
  889. sport->txfifo_size = 0x1 << (((temp >> UARTPFIFO_TXSIZE_OFF) &
  890. UARTPFIFO_FIFOSIZE_MASK) + 1);
  891. sport->port.fifosize = sport->txfifo_size;
  892. sport->rxfifo_size = 0x1 << (((temp >> UARTPFIFO_RXSIZE_OFF) &
  893. UARTPFIFO_FIFOSIZE_MASK) + 1);
  894. /* Whether use dma support by dma request results */
  895. if (lpuart_dma_tx_request(port) || lpuart_dma_rx_request(port)) {
  896. sport->lpuart_dma_use = false;
  897. } else {
  898. sport->lpuart_dma_use = true;
  899. setup_timer(&sport->lpuart_timer, lpuart_timer_func,
  900. (unsigned long)sport);
  901. temp = readb(port->membase + UARTCR5);
  902. temp &= ~UARTCR5_RDMAS;
  903. writeb(temp | UARTCR5_TDMAS, port->membase + UARTCR5);
  904. }
  905. ret = devm_request_irq(port->dev, port->irq, lpuart_int, 0,
  906. DRIVER_NAME, sport);
  907. if (ret)
  908. return ret;
  909. spin_lock_irqsave(&sport->port.lock, flags);
  910. lpuart_setup_watermark(sport);
  911. temp = readb(sport->port.membase + UARTCR2);
  912. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  913. writeb(temp, sport->port.membase + UARTCR2);
  914. spin_unlock_irqrestore(&sport->port.lock, flags);
  915. return 0;
  916. }
  917. static int lpuart32_startup(struct uart_port *port)
  918. {
  919. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  920. int ret;
  921. unsigned long flags;
  922. unsigned long temp;
  923. /* determine FIFO size */
  924. temp = lpuart32_read(sport->port.membase + UARTFIFO);
  925. sport->txfifo_size = 0x1 << (((temp >> UARTFIFO_TXSIZE_OFF) &
  926. UARTFIFO_FIFOSIZE_MASK) - 1);
  927. sport->rxfifo_size = 0x1 << (((temp >> UARTFIFO_RXSIZE_OFF) &
  928. UARTFIFO_FIFOSIZE_MASK) - 1);
  929. ret = devm_request_irq(port->dev, port->irq, lpuart32_int, 0,
  930. DRIVER_NAME, sport);
  931. if (ret)
  932. return ret;
  933. spin_lock_irqsave(&sport->port.lock, flags);
  934. lpuart32_setup_watermark(sport);
  935. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  936. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE | UARTCTRL_TE);
  937. temp |= UARTCTRL_ILIE;
  938. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  939. spin_unlock_irqrestore(&sport->port.lock, flags);
  940. return 0;
  941. }
  942. static void lpuart_shutdown(struct uart_port *port)
  943. {
  944. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  945. unsigned char temp;
  946. unsigned long flags;
  947. spin_lock_irqsave(&port->lock, flags);
  948. /* disable Rx/Tx and interrupts */
  949. temp = readb(port->membase + UARTCR2);
  950. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  951. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  952. writeb(temp, port->membase + UARTCR2);
  953. spin_unlock_irqrestore(&port->lock, flags);
  954. devm_free_irq(port->dev, port->irq, sport);
  955. if (sport->lpuart_dma_use) {
  956. del_timer_sync(&sport->lpuart_timer);
  957. lpuart_dma_tx_free(port);
  958. lpuart_dma_rx_free(port);
  959. }
  960. }
  961. static void lpuart32_shutdown(struct uart_port *port)
  962. {
  963. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  964. unsigned long temp;
  965. unsigned long flags;
  966. spin_lock_irqsave(&port->lock, flags);
  967. /* disable Rx/Tx and interrupts */
  968. temp = lpuart32_read(port->membase + UARTCTRL);
  969. temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
  970. UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  971. lpuart32_write(temp, port->membase + UARTCTRL);
  972. spin_unlock_irqrestore(&port->lock, flags);
  973. devm_free_irq(port->dev, port->irq, sport);
  974. }
  975. static void
  976. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  977. struct ktermios *old)
  978. {
  979. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  980. unsigned long flags;
  981. unsigned char cr1, old_cr1, old_cr2, cr4, bdh, modem;
  982. unsigned int baud;
  983. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  984. unsigned int sbr, brfa;
  985. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  986. old_cr2 = readb(sport->port.membase + UARTCR2);
  987. cr4 = readb(sport->port.membase + UARTCR4);
  988. bdh = readb(sport->port.membase + UARTBDH);
  989. modem = readb(sport->port.membase + UARTMODEM);
  990. /*
  991. * only support CS8 and CS7, and for CS7 must enable PE.
  992. * supported mode:
  993. * - (7,e/o,1)
  994. * - (8,n,1)
  995. * - (8,m/s,1)
  996. * - (8,e/o,1)
  997. */
  998. while ((termios->c_cflag & CSIZE) != CS8 &&
  999. (termios->c_cflag & CSIZE) != CS7) {
  1000. termios->c_cflag &= ~CSIZE;
  1001. termios->c_cflag |= old_csize;
  1002. old_csize = CS8;
  1003. }
  1004. if ((termios->c_cflag & CSIZE) == CS8 ||
  1005. (termios->c_cflag & CSIZE) == CS7)
  1006. cr1 = old_cr1 & ~UARTCR1_M;
  1007. if (termios->c_cflag & CMSPAR) {
  1008. if ((termios->c_cflag & CSIZE) != CS8) {
  1009. termios->c_cflag &= ~CSIZE;
  1010. termios->c_cflag |= CS8;
  1011. }
  1012. cr1 |= UARTCR1_M;
  1013. }
  1014. if (termios->c_cflag & CRTSCTS) {
  1015. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1016. } else {
  1017. termios->c_cflag &= ~CRTSCTS;
  1018. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1019. }
  1020. if (termios->c_cflag & CSTOPB)
  1021. termios->c_cflag &= ~CSTOPB;
  1022. /* parity must be enabled when CS7 to match 8-bits format */
  1023. if ((termios->c_cflag & CSIZE) == CS7)
  1024. termios->c_cflag |= PARENB;
  1025. if ((termios->c_cflag & PARENB)) {
  1026. if (termios->c_cflag & CMSPAR) {
  1027. cr1 &= ~UARTCR1_PE;
  1028. cr1 |= UARTCR1_M;
  1029. } else {
  1030. cr1 |= UARTCR1_PE;
  1031. if ((termios->c_cflag & CSIZE) == CS8)
  1032. cr1 |= UARTCR1_M;
  1033. if (termios->c_cflag & PARODD)
  1034. cr1 |= UARTCR1_PT;
  1035. else
  1036. cr1 &= ~UARTCR1_PT;
  1037. }
  1038. }
  1039. /* ask the core to calculate the divisor */
  1040. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1041. spin_lock_irqsave(&sport->port.lock, flags);
  1042. sport->port.read_status_mask = 0;
  1043. if (termios->c_iflag & INPCK)
  1044. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  1045. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1046. sport->port.read_status_mask |= UARTSR1_FE;
  1047. /* characters to ignore */
  1048. sport->port.ignore_status_mask = 0;
  1049. if (termios->c_iflag & IGNPAR)
  1050. sport->port.ignore_status_mask |= UARTSR1_PE;
  1051. if (termios->c_iflag & IGNBRK) {
  1052. sport->port.ignore_status_mask |= UARTSR1_FE;
  1053. /*
  1054. * if we're ignoring parity and break indicators,
  1055. * ignore overruns too (for real raw support).
  1056. */
  1057. if (termios->c_iflag & IGNPAR)
  1058. sport->port.ignore_status_mask |= UARTSR1_OR;
  1059. }
  1060. /* update the per-port timeout */
  1061. uart_update_timeout(port, termios->c_cflag, baud);
  1062. if (sport->lpuart_dma_use) {
  1063. /* Calculate delay for 1.5 DMA buffers */
  1064. sport->dma_rx_timeout = (sport->port.timeout - HZ / 50) *
  1065. FSL_UART_RX_DMA_BUFFER_SIZE * 3 /
  1066. sport->rxfifo_size / 2;
  1067. dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
  1068. sport->dma_rx_timeout * 1000 / HZ, sport->port.timeout);
  1069. if (sport->dma_rx_timeout < msecs_to_jiffies(20))
  1070. sport->dma_rx_timeout = msecs_to_jiffies(20);
  1071. }
  1072. /* wait transmit engin complete */
  1073. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1074. barrier();
  1075. /* disable transmit and receive */
  1076. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  1077. sport->port.membase + UARTCR2);
  1078. sbr = sport->port.uartclk / (16 * baud);
  1079. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  1080. bdh &= ~UARTBDH_SBR_MASK;
  1081. bdh |= (sbr >> 8) & 0x1F;
  1082. cr4 &= ~UARTCR4_BRFA_MASK;
  1083. brfa &= UARTCR4_BRFA_MASK;
  1084. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  1085. writeb(bdh, sport->port.membase + UARTBDH);
  1086. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  1087. writeb(cr1, sport->port.membase + UARTCR1);
  1088. writeb(modem, sport->port.membase + UARTMODEM);
  1089. /* restore control register */
  1090. writeb(old_cr2, sport->port.membase + UARTCR2);
  1091. spin_unlock_irqrestore(&sport->port.lock, flags);
  1092. }
  1093. static void
  1094. lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
  1095. struct ktermios *old)
  1096. {
  1097. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1098. unsigned long flags;
  1099. unsigned long ctrl, old_ctrl, bd, modem;
  1100. unsigned int baud;
  1101. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1102. unsigned int sbr;
  1103. ctrl = old_ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  1104. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1105. modem = lpuart32_read(sport->port.membase + UARTMODIR);
  1106. /*
  1107. * only support CS8 and CS7, and for CS7 must enable PE.
  1108. * supported mode:
  1109. * - (7,e/o,1)
  1110. * - (8,n,1)
  1111. * - (8,m/s,1)
  1112. * - (8,e/o,1)
  1113. */
  1114. while ((termios->c_cflag & CSIZE) != CS8 &&
  1115. (termios->c_cflag & CSIZE) != CS7) {
  1116. termios->c_cflag &= ~CSIZE;
  1117. termios->c_cflag |= old_csize;
  1118. old_csize = CS8;
  1119. }
  1120. if ((termios->c_cflag & CSIZE) == CS8 ||
  1121. (termios->c_cflag & CSIZE) == CS7)
  1122. ctrl = old_ctrl & ~UARTCTRL_M;
  1123. if (termios->c_cflag & CMSPAR) {
  1124. if ((termios->c_cflag & CSIZE) != CS8) {
  1125. termios->c_cflag &= ~CSIZE;
  1126. termios->c_cflag |= CS8;
  1127. }
  1128. ctrl |= UARTCTRL_M;
  1129. }
  1130. if (termios->c_cflag & CRTSCTS) {
  1131. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1132. } else {
  1133. termios->c_cflag &= ~CRTSCTS;
  1134. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1135. }
  1136. if (termios->c_cflag & CSTOPB)
  1137. termios->c_cflag &= ~CSTOPB;
  1138. /* parity must be enabled when CS7 to match 8-bits format */
  1139. if ((termios->c_cflag & CSIZE) == CS7)
  1140. termios->c_cflag |= PARENB;
  1141. if ((termios->c_cflag & PARENB)) {
  1142. if (termios->c_cflag & CMSPAR) {
  1143. ctrl &= ~UARTCTRL_PE;
  1144. ctrl |= UARTCTRL_M;
  1145. } else {
  1146. ctrl |= UARTCR1_PE;
  1147. if ((termios->c_cflag & CSIZE) == CS8)
  1148. ctrl |= UARTCTRL_M;
  1149. if (termios->c_cflag & PARODD)
  1150. ctrl |= UARTCTRL_PT;
  1151. else
  1152. ctrl &= ~UARTCTRL_PT;
  1153. }
  1154. }
  1155. /* ask the core to calculate the divisor */
  1156. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1157. spin_lock_irqsave(&sport->port.lock, flags);
  1158. sport->port.read_status_mask = 0;
  1159. if (termios->c_iflag & INPCK)
  1160. sport->port.read_status_mask |= (UARTSTAT_FE | UARTSTAT_PE);
  1161. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1162. sport->port.read_status_mask |= UARTSTAT_FE;
  1163. /* characters to ignore */
  1164. sport->port.ignore_status_mask = 0;
  1165. if (termios->c_iflag & IGNPAR)
  1166. sport->port.ignore_status_mask |= UARTSTAT_PE;
  1167. if (termios->c_iflag & IGNBRK) {
  1168. sport->port.ignore_status_mask |= UARTSTAT_FE;
  1169. /*
  1170. * if we're ignoring parity and break indicators,
  1171. * ignore overruns too (for real raw support).
  1172. */
  1173. if (termios->c_iflag & IGNPAR)
  1174. sport->port.ignore_status_mask |= UARTSTAT_OR;
  1175. }
  1176. /* update the per-port timeout */
  1177. uart_update_timeout(port, termios->c_cflag, baud);
  1178. /* wait transmit engin complete */
  1179. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1180. barrier();
  1181. /* disable transmit and receive */
  1182. lpuart32_write(old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
  1183. sport->port.membase + UARTCTRL);
  1184. sbr = sport->port.uartclk / (16 * baud);
  1185. bd &= ~UARTBAUD_SBR_MASK;
  1186. bd |= sbr & UARTBAUD_SBR_MASK;
  1187. bd |= UARTBAUD_BOTHEDGE;
  1188. bd &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
  1189. lpuart32_write(bd, sport->port.membase + UARTBAUD);
  1190. lpuart32_write(modem, sport->port.membase + UARTMODIR);
  1191. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  1192. /* restore control register */
  1193. spin_unlock_irqrestore(&sport->port.lock, flags);
  1194. }
  1195. static const char *lpuart_type(struct uart_port *port)
  1196. {
  1197. return "FSL_LPUART";
  1198. }
  1199. static void lpuart_release_port(struct uart_port *port)
  1200. {
  1201. /* nothing to do */
  1202. }
  1203. static int lpuart_request_port(struct uart_port *port)
  1204. {
  1205. return 0;
  1206. }
  1207. /* configure/autoconfigure the port */
  1208. static void lpuart_config_port(struct uart_port *port, int flags)
  1209. {
  1210. if (flags & UART_CONFIG_TYPE)
  1211. port->type = PORT_LPUART;
  1212. }
  1213. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  1214. {
  1215. int ret = 0;
  1216. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  1217. ret = -EINVAL;
  1218. if (port->irq != ser->irq)
  1219. ret = -EINVAL;
  1220. if (ser->io_type != UPIO_MEM)
  1221. ret = -EINVAL;
  1222. if (port->uartclk / 16 != ser->baud_base)
  1223. ret = -EINVAL;
  1224. if (port->iobase != ser->port)
  1225. ret = -EINVAL;
  1226. if (ser->hub6 != 0)
  1227. ret = -EINVAL;
  1228. return ret;
  1229. }
  1230. static struct uart_ops lpuart_pops = {
  1231. .tx_empty = lpuart_tx_empty,
  1232. .set_mctrl = lpuart_set_mctrl,
  1233. .get_mctrl = lpuart_get_mctrl,
  1234. .stop_tx = lpuart_stop_tx,
  1235. .start_tx = lpuart_start_tx,
  1236. .stop_rx = lpuart_stop_rx,
  1237. .break_ctl = lpuart_break_ctl,
  1238. .startup = lpuart_startup,
  1239. .shutdown = lpuart_shutdown,
  1240. .set_termios = lpuart_set_termios,
  1241. .type = lpuart_type,
  1242. .request_port = lpuart_request_port,
  1243. .release_port = lpuart_release_port,
  1244. .config_port = lpuart_config_port,
  1245. .verify_port = lpuart_verify_port,
  1246. };
  1247. static struct uart_ops lpuart32_pops = {
  1248. .tx_empty = lpuart32_tx_empty,
  1249. .set_mctrl = lpuart32_set_mctrl,
  1250. .get_mctrl = lpuart32_get_mctrl,
  1251. .stop_tx = lpuart32_stop_tx,
  1252. .start_tx = lpuart32_start_tx,
  1253. .stop_rx = lpuart32_stop_rx,
  1254. .break_ctl = lpuart32_break_ctl,
  1255. .startup = lpuart32_startup,
  1256. .shutdown = lpuart32_shutdown,
  1257. .set_termios = lpuart32_set_termios,
  1258. .type = lpuart_type,
  1259. .request_port = lpuart_request_port,
  1260. .release_port = lpuart_release_port,
  1261. .config_port = lpuart_config_port,
  1262. .verify_port = lpuart_verify_port,
  1263. };
  1264. static struct lpuart_port *lpuart_ports[UART_NR];
  1265. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  1266. static void lpuart_console_putchar(struct uart_port *port, int ch)
  1267. {
  1268. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  1269. barrier();
  1270. writeb(ch, port->membase + UARTDR);
  1271. }
  1272. static void lpuart32_console_putchar(struct uart_port *port, int ch)
  1273. {
  1274. while (!(lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE))
  1275. barrier();
  1276. lpuart32_write(ch, port->membase + UARTDATA);
  1277. }
  1278. static void
  1279. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  1280. {
  1281. struct lpuart_port *sport = lpuart_ports[co->index];
  1282. unsigned char old_cr2, cr2;
  1283. /* first save CR2 and then disable interrupts */
  1284. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  1285. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  1286. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1287. writeb(cr2, sport->port.membase + UARTCR2);
  1288. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  1289. /* wait for transmitter finish complete and restore CR2 */
  1290. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1291. barrier();
  1292. writeb(old_cr2, sport->port.membase + UARTCR2);
  1293. }
  1294. static void
  1295. lpuart32_console_write(struct console *co, const char *s, unsigned int count)
  1296. {
  1297. struct lpuart_port *sport = lpuart_ports[co->index];
  1298. unsigned long old_cr, cr;
  1299. /* first save CR2 and then disable interrupts */
  1300. cr = old_cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1301. cr |= (UARTCTRL_TE | UARTCTRL_RE);
  1302. cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1303. lpuart32_write(cr, sport->port.membase + UARTCTRL);
  1304. uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
  1305. /* wait for transmitter finish complete and restore CR2 */
  1306. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1307. barrier();
  1308. lpuart32_write(old_cr, sport->port.membase + UARTCTRL);
  1309. }
  1310. /*
  1311. * if the port was already initialised (eg, by a boot loader),
  1312. * try to determine the current setup.
  1313. */
  1314. static void __init
  1315. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  1316. int *parity, int *bits)
  1317. {
  1318. unsigned char cr, bdh, bdl, brfa;
  1319. unsigned int sbr, uartclk, baud_raw;
  1320. cr = readb(sport->port.membase + UARTCR2);
  1321. cr &= UARTCR2_TE | UARTCR2_RE;
  1322. if (!cr)
  1323. return;
  1324. /* ok, the port was enabled */
  1325. cr = readb(sport->port.membase + UARTCR1);
  1326. *parity = 'n';
  1327. if (cr & UARTCR1_PE) {
  1328. if (cr & UARTCR1_PT)
  1329. *parity = 'o';
  1330. else
  1331. *parity = 'e';
  1332. }
  1333. if (cr & UARTCR1_M)
  1334. *bits = 9;
  1335. else
  1336. *bits = 8;
  1337. bdh = readb(sport->port.membase + UARTBDH);
  1338. bdh &= UARTBDH_SBR_MASK;
  1339. bdl = readb(sport->port.membase + UARTBDL);
  1340. sbr = bdh;
  1341. sbr <<= 8;
  1342. sbr |= bdl;
  1343. brfa = readb(sport->port.membase + UARTCR4);
  1344. brfa &= UARTCR4_BRFA_MASK;
  1345. uartclk = clk_get_rate(sport->clk);
  1346. /*
  1347. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1348. */
  1349. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  1350. if (*baud != baud_raw)
  1351. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1352. "from %d to %d\n", baud_raw, *baud);
  1353. }
  1354. static void __init
  1355. lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
  1356. int *parity, int *bits)
  1357. {
  1358. unsigned long cr, bd;
  1359. unsigned int sbr, uartclk, baud_raw;
  1360. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1361. cr &= UARTCTRL_TE | UARTCTRL_RE;
  1362. if (!cr)
  1363. return;
  1364. /* ok, the port was enabled */
  1365. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1366. *parity = 'n';
  1367. if (cr & UARTCTRL_PE) {
  1368. if (cr & UARTCTRL_PT)
  1369. *parity = 'o';
  1370. else
  1371. *parity = 'e';
  1372. }
  1373. if (cr & UARTCTRL_M)
  1374. *bits = 9;
  1375. else
  1376. *bits = 8;
  1377. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1378. bd &= UARTBAUD_SBR_MASK;
  1379. sbr = bd;
  1380. uartclk = clk_get_rate(sport->clk);
  1381. /*
  1382. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1383. */
  1384. baud_raw = uartclk / (16 * sbr);
  1385. if (*baud != baud_raw)
  1386. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1387. "from %d to %d\n", baud_raw, *baud);
  1388. }
  1389. static int __init lpuart_console_setup(struct console *co, char *options)
  1390. {
  1391. struct lpuart_port *sport;
  1392. int baud = 115200;
  1393. int bits = 8;
  1394. int parity = 'n';
  1395. int flow = 'n';
  1396. /*
  1397. * check whether an invalid uart number has been specified, and
  1398. * if so, search for the first available port that does have
  1399. * console support.
  1400. */
  1401. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  1402. co->index = 0;
  1403. sport = lpuart_ports[co->index];
  1404. if (sport == NULL)
  1405. return -ENODEV;
  1406. if (options)
  1407. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1408. else
  1409. if (sport->lpuart32)
  1410. lpuart32_console_get_options(sport, &baud, &parity, &bits);
  1411. else
  1412. lpuart_console_get_options(sport, &baud, &parity, &bits);
  1413. if (sport->lpuart32)
  1414. lpuart32_setup_watermark(sport);
  1415. else
  1416. lpuart_setup_watermark(sport);
  1417. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  1418. }
  1419. static struct uart_driver lpuart_reg;
  1420. static struct console lpuart_console = {
  1421. .name = DEV_NAME,
  1422. .write = lpuart_console_write,
  1423. .device = uart_console_device,
  1424. .setup = lpuart_console_setup,
  1425. .flags = CON_PRINTBUFFER,
  1426. .index = -1,
  1427. .data = &lpuart_reg,
  1428. };
  1429. static struct console lpuart32_console = {
  1430. .name = DEV_NAME,
  1431. .write = lpuart32_console_write,
  1432. .device = uart_console_device,
  1433. .setup = lpuart_console_setup,
  1434. .flags = CON_PRINTBUFFER,
  1435. .index = -1,
  1436. .data = &lpuart_reg,
  1437. };
  1438. #define LPUART_CONSOLE (&lpuart_console)
  1439. #define LPUART32_CONSOLE (&lpuart32_console)
  1440. #else
  1441. #define LPUART_CONSOLE NULL
  1442. #define LPUART32_CONSOLE NULL
  1443. #endif
  1444. static struct uart_driver lpuart_reg = {
  1445. .owner = THIS_MODULE,
  1446. .driver_name = DRIVER_NAME,
  1447. .dev_name = DEV_NAME,
  1448. .nr = ARRAY_SIZE(lpuart_ports),
  1449. .cons = LPUART_CONSOLE,
  1450. };
  1451. static int lpuart_probe(struct platform_device *pdev)
  1452. {
  1453. struct device_node *np = pdev->dev.of_node;
  1454. struct lpuart_port *sport;
  1455. struct resource *res;
  1456. int ret;
  1457. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  1458. if (!sport)
  1459. return -ENOMEM;
  1460. pdev->dev.coherent_dma_mask = 0;
  1461. ret = of_alias_get_id(np, "serial");
  1462. if (ret < 0) {
  1463. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  1464. return ret;
  1465. }
  1466. sport->port.line = ret;
  1467. sport->lpuart32 = of_device_is_compatible(np, "fsl,ls1021a-lpuart");
  1468. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1469. if (!res)
  1470. return -ENODEV;
  1471. sport->port.mapbase = res->start;
  1472. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  1473. if (IS_ERR(sport->port.membase))
  1474. return PTR_ERR(sport->port.membase);
  1475. sport->port.dev = &pdev->dev;
  1476. sport->port.type = PORT_LPUART;
  1477. sport->port.iotype = UPIO_MEM;
  1478. sport->port.irq = platform_get_irq(pdev, 0);
  1479. if (sport->lpuart32)
  1480. sport->port.ops = &lpuart32_pops;
  1481. else
  1482. sport->port.ops = &lpuart_pops;
  1483. sport->port.flags = UPF_BOOT_AUTOCONF;
  1484. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  1485. if (IS_ERR(sport->clk)) {
  1486. ret = PTR_ERR(sport->clk);
  1487. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  1488. return ret;
  1489. }
  1490. ret = clk_prepare_enable(sport->clk);
  1491. if (ret) {
  1492. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  1493. return ret;
  1494. }
  1495. sport->port.uartclk = clk_get_rate(sport->clk);
  1496. lpuart_ports[sport->port.line] = sport;
  1497. platform_set_drvdata(pdev, &sport->port);
  1498. if (sport->lpuart32)
  1499. lpuart_reg.cons = LPUART32_CONSOLE;
  1500. else
  1501. lpuart_reg.cons = LPUART_CONSOLE;
  1502. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  1503. if (ret) {
  1504. clk_disable_unprepare(sport->clk);
  1505. return ret;
  1506. }
  1507. return 0;
  1508. }
  1509. static int lpuart_remove(struct platform_device *pdev)
  1510. {
  1511. struct lpuart_port *sport = platform_get_drvdata(pdev);
  1512. uart_remove_one_port(&lpuart_reg, &sport->port);
  1513. clk_disable_unprepare(sport->clk);
  1514. return 0;
  1515. }
  1516. #ifdef CONFIG_PM_SLEEP
  1517. static int lpuart_suspend(struct device *dev)
  1518. {
  1519. struct lpuart_port *sport = dev_get_drvdata(dev);
  1520. uart_suspend_port(&lpuart_reg, &sport->port);
  1521. return 0;
  1522. }
  1523. static int lpuart_resume(struct device *dev)
  1524. {
  1525. struct lpuart_port *sport = dev_get_drvdata(dev);
  1526. uart_resume_port(&lpuart_reg, &sport->port);
  1527. return 0;
  1528. }
  1529. #endif
  1530. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  1531. static struct platform_driver lpuart_driver = {
  1532. .probe = lpuart_probe,
  1533. .remove = lpuart_remove,
  1534. .driver = {
  1535. .name = "fsl-lpuart",
  1536. .owner = THIS_MODULE,
  1537. .of_match_table = lpuart_dt_ids,
  1538. .pm = &lpuart_pm_ops,
  1539. },
  1540. };
  1541. static int __init lpuart_serial_init(void)
  1542. {
  1543. int ret;
  1544. pr_info("serial: Freescale lpuart driver\n");
  1545. ret = uart_register_driver(&lpuart_reg);
  1546. if (ret)
  1547. return ret;
  1548. ret = platform_driver_register(&lpuart_driver);
  1549. if (ret)
  1550. uart_unregister_driver(&lpuart_reg);
  1551. return ret;
  1552. }
  1553. static void __exit lpuart_serial_exit(void)
  1554. {
  1555. platform_driver_unregister(&lpuart_driver);
  1556. uart_unregister_driver(&lpuart_reg);
  1557. }
  1558. module_init(lpuart_serial_init);
  1559. module_exit(lpuart_serial_exit);
  1560. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  1561. MODULE_LICENSE("GPL v2");