musb_cppi41.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. #include <linux/device.h>
  2. #include <linux/dma-mapping.h>
  3. #include <linux/dmaengine.h>
  4. #include <linux/sizes.h>
  5. #include <linux/platform_device.h>
  6. #include <linux/of.h>
  7. #include "musb_core.h"
  8. #define RNDIS_REG(x) (0x80 + ((x - 1) * 4))
  9. #define EP_MODE_AUTOREG_NONE 0
  10. #define EP_MODE_AUTOREG_ALL_NEOP 1
  11. #define EP_MODE_AUTOREG_ALWAYS 3
  12. #define EP_MODE_DMA_TRANSPARENT 0
  13. #define EP_MODE_DMA_RNDIS 1
  14. #define EP_MODE_DMA_GEN_RNDIS 3
  15. #define USB_CTRL_TX_MODE 0x70
  16. #define USB_CTRL_RX_MODE 0x74
  17. #define USB_CTRL_AUTOREQ 0xd0
  18. #define USB_TDOWN 0xd8
  19. struct cppi41_dma_channel {
  20. struct dma_channel channel;
  21. struct cppi41_dma_controller *controller;
  22. struct musb_hw_ep *hw_ep;
  23. struct dma_chan *dc;
  24. dma_cookie_t cookie;
  25. u8 port_num;
  26. u8 is_tx;
  27. u8 is_allocated;
  28. u8 usb_toggle;
  29. dma_addr_t buf_addr;
  30. u32 total_len;
  31. u32 prog_len;
  32. u32 transferred;
  33. u32 packet_sz;
  34. struct list_head tx_check;
  35. int tx_zlp;
  36. };
  37. #define MUSB_DMA_NUM_CHANNELS 15
  38. struct cppi41_dma_controller {
  39. struct dma_controller controller;
  40. struct cppi41_dma_channel rx_channel[MUSB_DMA_NUM_CHANNELS];
  41. struct cppi41_dma_channel tx_channel[MUSB_DMA_NUM_CHANNELS];
  42. struct musb *musb;
  43. struct hrtimer early_tx;
  44. struct list_head early_tx_list;
  45. u32 rx_mode;
  46. u32 tx_mode;
  47. u32 auto_req;
  48. };
  49. static void save_rx_toggle(struct cppi41_dma_channel *cppi41_channel)
  50. {
  51. u16 csr;
  52. u8 toggle;
  53. if (cppi41_channel->is_tx)
  54. return;
  55. if (!is_host_active(cppi41_channel->controller->musb))
  56. return;
  57. csr = musb_readw(cppi41_channel->hw_ep->regs, MUSB_RXCSR);
  58. toggle = csr & MUSB_RXCSR_H_DATATOGGLE ? 1 : 0;
  59. cppi41_channel->usb_toggle = toggle;
  60. }
  61. static void update_rx_toggle(struct cppi41_dma_channel *cppi41_channel)
  62. {
  63. struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
  64. struct musb *musb = hw_ep->musb;
  65. u16 csr;
  66. u8 toggle;
  67. if (cppi41_channel->is_tx)
  68. return;
  69. if (!is_host_active(musb))
  70. return;
  71. musb_ep_select(musb->mregs, hw_ep->epnum);
  72. csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
  73. toggle = csr & MUSB_RXCSR_H_DATATOGGLE ? 1 : 0;
  74. /*
  75. * AM335x Advisory 1.0.13: Due to internal synchronisation error the
  76. * data toggle may reset from DATA1 to DATA0 during receiving data from
  77. * more than one endpoint.
  78. */
  79. if (!toggle && toggle == cppi41_channel->usb_toggle) {
  80. csr |= MUSB_RXCSR_H_DATATOGGLE | MUSB_RXCSR_H_WR_DATATOGGLE;
  81. musb_writew(cppi41_channel->hw_ep->regs, MUSB_RXCSR, csr);
  82. dev_dbg(cppi41_channel->controller->musb->controller,
  83. "Restoring DATA1 toggle.\n");
  84. }
  85. cppi41_channel->usb_toggle = toggle;
  86. }
  87. static bool musb_is_tx_fifo_empty(struct musb_hw_ep *hw_ep)
  88. {
  89. u8 epnum = hw_ep->epnum;
  90. struct musb *musb = hw_ep->musb;
  91. void __iomem *epio = musb->endpoints[epnum].regs;
  92. u16 csr;
  93. musb_ep_select(musb->mregs, hw_ep->epnum);
  94. csr = musb_readw(epio, MUSB_TXCSR);
  95. if (csr & MUSB_TXCSR_TXPKTRDY)
  96. return false;
  97. return true;
  98. }
  99. static void cppi41_dma_callback(void *private_data);
  100. static void cppi41_trans_done(struct cppi41_dma_channel *cppi41_channel)
  101. {
  102. struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
  103. struct musb *musb = hw_ep->musb;
  104. void __iomem *epio = hw_ep->regs;
  105. u16 csr;
  106. if (!cppi41_channel->prog_len ||
  107. (cppi41_channel->channel.status == MUSB_DMA_STATUS_FREE)) {
  108. /* done, complete */
  109. cppi41_channel->channel.actual_len =
  110. cppi41_channel->transferred;
  111. cppi41_channel->channel.status = MUSB_DMA_STATUS_FREE;
  112. cppi41_channel->channel.rx_packet_done = true;
  113. /*
  114. * transmit ZLP using PIO mode for transfers which size is
  115. * multiple of EP packet size.
  116. */
  117. if (cppi41_channel->tx_zlp && (cppi41_channel->transferred %
  118. cppi41_channel->packet_sz) == 0) {
  119. musb_ep_select(musb->mregs, hw_ep->epnum);
  120. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY;
  121. musb_writew(epio, MUSB_TXCSR, csr);
  122. }
  123. musb_dma_completion(musb, hw_ep->epnum, cppi41_channel->is_tx);
  124. } else {
  125. /* next iteration, reload */
  126. struct dma_chan *dc = cppi41_channel->dc;
  127. struct dma_async_tx_descriptor *dma_desc;
  128. enum dma_transfer_direction direction;
  129. u32 remain_bytes;
  130. cppi41_channel->buf_addr += cppi41_channel->packet_sz;
  131. remain_bytes = cppi41_channel->total_len;
  132. remain_bytes -= cppi41_channel->transferred;
  133. remain_bytes = min(remain_bytes, cppi41_channel->packet_sz);
  134. cppi41_channel->prog_len = remain_bytes;
  135. direction = cppi41_channel->is_tx ? DMA_MEM_TO_DEV
  136. : DMA_DEV_TO_MEM;
  137. dma_desc = dmaengine_prep_slave_single(dc,
  138. cppi41_channel->buf_addr,
  139. remain_bytes,
  140. direction,
  141. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  142. if (WARN_ON(!dma_desc))
  143. return;
  144. dma_desc->callback = cppi41_dma_callback;
  145. dma_desc->callback_param = &cppi41_channel->channel;
  146. cppi41_channel->cookie = dma_desc->tx_submit(dma_desc);
  147. dma_async_issue_pending(dc);
  148. if (!cppi41_channel->is_tx) {
  149. musb_ep_select(musb->mregs, hw_ep->epnum);
  150. csr = musb_readw(epio, MUSB_RXCSR);
  151. csr |= MUSB_RXCSR_H_REQPKT;
  152. musb_writew(epio, MUSB_RXCSR, csr);
  153. }
  154. }
  155. }
  156. static enum hrtimer_restart cppi41_recheck_tx_req(struct hrtimer *timer)
  157. {
  158. struct cppi41_dma_controller *controller;
  159. struct cppi41_dma_channel *cppi41_channel, *n;
  160. struct musb *musb;
  161. unsigned long flags;
  162. enum hrtimer_restart ret = HRTIMER_NORESTART;
  163. controller = container_of(timer, struct cppi41_dma_controller,
  164. early_tx);
  165. musb = controller->musb;
  166. spin_lock_irqsave(&musb->lock, flags);
  167. list_for_each_entry_safe(cppi41_channel, n, &controller->early_tx_list,
  168. tx_check) {
  169. bool empty;
  170. struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
  171. empty = musb_is_tx_fifo_empty(hw_ep);
  172. if (empty) {
  173. list_del_init(&cppi41_channel->tx_check);
  174. cppi41_trans_done(cppi41_channel);
  175. }
  176. }
  177. if (!list_empty(&controller->early_tx_list) &&
  178. !hrtimer_is_queued(&controller->early_tx)) {
  179. ret = HRTIMER_RESTART;
  180. hrtimer_forward_now(&controller->early_tx,
  181. ktime_set(0, 20 * NSEC_PER_USEC));
  182. }
  183. spin_unlock_irqrestore(&musb->lock, flags);
  184. return ret;
  185. }
  186. static void cppi41_dma_callback(void *private_data)
  187. {
  188. struct dma_channel *channel = private_data;
  189. struct cppi41_dma_channel *cppi41_channel = channel->private_data;
  190. struct musb_hw_ep *hw_ep = cppi41_channel->hw_ep;
  191. struct musb *musb = hw_ep->musb;
  192. unsigned long flags;
  193. struct dma_tx_state txstate;
  194. u32 transferred;
  195. bool empty;
  196. spin_lock_irqsave(&musb->lock, flags);
  197. dmaengine_tx_status(cppi41_channel->dc, cppi41_channel->cookie,
  198. &txstate);
  199. transferred = cppi41_channel->prog_len - txstate.residue;
  200. cppi41_channel->transferred += transferred;
  201. dev_dbg(musb->controller, "DMA transfer done on hw_ep=%d bytes=%d/%d\n",
  202. hw_ep->epnum, cppi41_channel->transferred,
  203. cppi41_channel->total_len);
  204. update_rx_toggle(cppi41_channel);
  205. if (cppi41_channel->transferred == cppi41_channel->total_len ||
  206. transferred < cppi41_channel->packet_sz)
  207. cppi41_channel->prog_len = 0;
  208. empty = musb_is_tx_fifo_empty(hw_ep);
  209. if (empty) {
  210. cppi41_trans_done(cppi41_channel);
  211. } else {
  212. struct cppi41_dma_controller *controller;
  213. /*
  214. * On AM335x it has been observed that the TX interrupt fires
  215. * too early that means the TXFIFO is not yet empty but the DMA
  216. * engine says that it is done with the transfer. We don't
  217. * receive a FIFO empty interrupt so the only thing we can do is
  218. * to poll for the bit. On HS it usually takes 2us, on FS around
  219. * 110us - 150us depending on the transfer size.
  220. * We spin on HS (no longer than than 25us and setup a timer on
  221. * FS to check for the bit and complete the transfer.
  222. */
  223. controller = cppi41_channel->controller;
  224. if (musb->g.speed == USB_SPEED_HIGH) {
  225. unsigned wait = 25;
  226. do {
  227. empty = musb_is_tx_fifo_empty(hw_ep);
  228. if (empty)
  229. break;
  230. wait--;
  231. if (!wait)
  232. break;
  233. udelay(1);
  234. } while (1);
  235. empty = musb_is_tx_fifo_empty(hw_ep);
  236. if (empty) {
  237. cppi41_trans_done(cppi41_channel);
  238. goto out;
  239. }
  240. }
  241. list_add_tail(&cppi41_channel->tx_check,
  242. &controller->early_tx_list);
  243. if (!hrtimer_is_queued(&controller->early_tx)) {
  244. unsigned long usecs = cppi41_channel->total_len / 10;
  245. hrtimer_start_range_ns(&controller->early_tx,
  246. ktime_set(0, usecs * NSEC_PER_USEC),
  247. 20 * NSEC_PER_USEC,
  248. HRTIMER_MODE_REL);
  249. }
  250. }
  251. out:
  252. spin_unlock_irqrestore(&musb->lock, flags);
  253. }
  254. static u32 update_ep_mode(unsigned ep, unsigned mode, u32 old)
  255. {
  256. unsigned shift;
  257. shift = (ep - 1) * 2;
  258. old &= ~(3 << shift);
  259. old |= mode << shift;
  260. return old;
  261. }
  262. static void cppi41_set_dma_mode(struct cppi41_dma_channel *cppi41_channel,
  263. unsigned mode)
  264. {
  265. struct cppi41_dma_controller *controller = cppi41_channel->controller;
  266. u32 port;
  267. u32 new_mode;
  268. u32 old_mode;
  269. if (cppi41_channel->is_tx)
  270. old_mode = controller->tx_mode;
  271. else
  272. old_mode = controller->rx_mode;
  273. port = cppi41_channel->port_num;
  274. new_mode = update_ep_mode(port, mode, old_mode);
  275. if (new_mode == old_mode)
  276. return;
  277. if (cppi41_channel->is_tx) {
  278. controller->tx_mode = new_mode;
  279. musb_writel(controller->musb->ctrl_base, USB_CTRL_TX_MODE,
  280. new_mode);
  281. } else {
  282. controller->rx_mode = new_mode;
  283. musb_writel(controller->musb->ctrl_base, USB_CTRL_RX_MODE,
  284. new_mode);
  285. }
  286. }
  287. static void cppi41_set_autoreq_mode(struct cppi41_dma_channel *cppi41_channel,
  288. unsigned mode)
  289. {
  290. struct cppi41_dma_controller *controller = cppi41_channel->controller;
  291. u32 port;
  292. u32 new_mode;
  293. u32 old_mode;
  294. old_mode = controller->auto_req;
  295. port = cppi41_channel->port_num;
  296. new_mode = update_ep_mode(port, mode, old_mode);
  297. if (new_mode == old_mode)
  298. return;
  299. controller->auto_req = new_mode;
  300. musb_writel(controller->musb->ctrl_base, USB_CTRL_AUTOREQ, new_mode);
  301. }
  302. static bool cppi41_configure_channel(struct dma_channel *channel,
  303. u16 packet_sz, u8 mode,
  304. dma_addr_t dma_addr, u32 len)
  305. {
  306. struct cppi41_dma_channel *cppi41_channel = channel->private_data;
  307. struct dma_chan *dc = cppi41_channel->dc;
  308. struct dma_async_tx_descriptor *dma_desc;
  309. enum dma_transfer_direction direction;
  310. struct musb *musb = cppi41_channel->controller->musb;
  311. unsigned use_gen_rndis = 0;
  312. dev_dbg(musb->controller,
  313. "configure ep%d/%x packet_sz=%d, mode=%d, dma_addr=0x%llx, len=%d is_tx=%d\n",
  314. cppi41_channel->port_num, RNDIS_REG(cppi41_channel->port_num),
  315. packet_sz, mode, (unsigned long long) dma_addr,
  316. len, cppi41_channel->is_tx);
  317. cppi41_channel->buf_addr = dma_addr;
  318. cppi41_channel->total_len = len;
  319. cppi41_channel->transferred = 0;
  320. cppi41_channel->packet_sz = packet_sz;
  321. cppi41_channel->tx_zlp = (cppi41_channel->is_tx && mode) ? 1 : 0;
  322. /*
  323. * Due to AM335x' Advisory 1.0.13 we are not allowed to transfer more
  324. * than max packet size at a time.
  325. */
  326. if (cppi41_channel->is_tx)
  327. use_gen_rndis = 1;
  328. if (use_gen_rndis) {
  329. /* RNDIS mode */
  330. if (len > packet_sz) {
  331. musb_writel(musb->ctrl_base,
  332. RNDIS_REG(cppi41_channel->port_num), len);
  333. /* gen rndis */
  334. cppi41_set_dma_mode(cppi41_channel,
  335. EP_MODE_DMA_GEN_RNDIS);
  336. /* auto req */
  337. cppi41_set_autoreq_mode(cppi41_channel,
  338. EP_MODE_AUTOREG_ALL_NEOP);
  339. } else {
  340. musb_writel(musb->ctrl_base,
  341. RNDIS_REG(cppi41_channel->port_num), 0);
  342. cppi41_set_dma_mode(cppi41_channel,
  343. EP_MODE_DMA_TRANSPARENT);
  344. cppi41_set_autoreq_mode(cppi41_channel,
  345. EP_MODE_AUTOREG_NONE);
  346. }
  347. } else {
  348. /* fallback mode */
  349. cppi41_set_dma_mode(cppi41_channel, EP_MODE_DMA_TRANSPARENT);
  350. cppi41_set_autoreq_mode(cppi41_channel, EP_MODE_AUTOREG_NONE);
  351. len = min_t(u32, packet_sz, len);
  352. }
  353. cppi41_channel->prog_len = len;
  354. direction = cppi41_channel->is_tx ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
  355. dma_desc = dmaengine_prep_slave_single(dc, dma_addr, len, direction,
  356. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  357. if (!dma_desc)
  358. return false;
  359. dma_desc->callback = cppi41_dma_callback;
  360. dma_desc->callback_param = channel;
  361. cppi41_channel->cookie = dma_desc->tx_submit(dma_desc);
  362. cppi41_channel->channel.rx_packet_done = false;
  363. save_rx_toggle(cppi41_channel);
  364. dma_async_issue_pending(dc);
  365. return true;
  366. }
  367. static struct dma_channel *cppi41_dma_channel_allocate(struct dma_controller *c,
  368. struct musb_hw_ep *hw_ep, u8 is_tx)
  369. {
  370. struct cppi41_dma_controller *controller = container_of(c,
  371. struct cppi41_dma_controller, controller);
  372. struct cppi41_dma_channel *cppi41_channel = NULL;
  373. u8 ch_num = hw_ep->epnum - 1;
  374. if (ch_num >= MUSB_DMA_NUM_CHANNELS)
  375. return NULL;
  376. if (is_tx)
  377. cppi41_channel = &controller->tx_channel[ch_num];
  378. else
  379. cppi41_channel = &controller->rx_channel[ch_num];
  380. if (!cppi41_channel->dc)
  381. return NULL;
  382. if (cppi41_channel->is_allocated)
  383. return NULL;
  384. cppi41_channel->hw_ep = hw_ep;
  385. cppi41_channel->is_allocated = 1;
  386. return &cppi41_channel->channel;
  387. }
  388. static void cppi41_dma_channel_release(struct dma_channel *channel)
  389. {
  390. struct cppi41_dma_channel *cppi41_channel = channel->private_data;
  391. if (cppi41_channel->is_allocated) {
  392. cppi41_channel->is_allocated = 0;
  393. channel->status = MUSB_DMA_STATUS_FREE;
  394. channel->actual_len = 0;
  395. }
  396. }
  397. static int cppi41_dma_channel_program(struct dma_channel *channel,
  398. u16 packet_sz, u8 mode,
  399. dma_addr_t dma_addr, u32 len)
  400. {
  401. int ret;
  402. struct cppi41_dma_channel *cppi41_channel = channel->private_data;
  403. int hb_mult = 0;
  404. BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
  405. channel->status == MUSB_DMA_STATUS_BUSY);
  406. if (is_host_active(cppi41_channel->controller->musb)) {
  407. if (cppi41_channel->is_tx)
  408. hb_mult = cppi41_channel->hw_ep->out_qh->hb_mult;
  409. else
  410. hb_mult = cppi41_channel->hw_ep->in_qh->hb_mult;
  411. }
  412. channel->status = MUSB_DMA_STATUS_BUSY;
  413. channel->actual_len = 0;
  414. if (hb_mult)
  415. packet_sz = hb_mult * (packet_sz & 0x7FF);
  416. ret = cppi41_configure_channel(channel, packet_sz, mode, dma_addr, len);
  417. if (!ret)
  418. channel->status = MUSB_DMA_STATUS_FREE;
  419. return ret;
  420. }
  421. static int cppi41_is_compatible(struct dma_channel *channel, u16 maxpacket,
  422. void *buf, u32 length)
  423. {
  424. struct cppi41_dma_channel *cppi41_channel = channel->private_data;
  425. struct cppi41_dma_controller *controller = cppi41_channel->controller;
  426. struct musb *musb = controller->musb;
  427. if (is_host_active(musb)) {
  428. WARN_ON(1);
  429. return 1;
  430. }
  431. if (cppi41_channel->hw_ep->ep_in.type != USB_ENDPOINT_XFER_BULK)
  432. return 0;
  433. if (cppi41_channel->is_tx)
  434. return 1;
  435. /* AM335x Advisory 1.0.13. No workaround for device RX mode */
  436. return 0;
  437. }
  438. static int cppi41_dma_channel_abort(struct dma_channel *channel)
  439. {
  440. struct cppi41_dma_channel *cppi41_channel = channel->private_data;
  441. struct cppi41_dma_controller *controller = cppi41_channel->controller;
  442. struct musb *musb = controller->musb;
  443. void __iomem *epio = cppi41_channel->hw_ep->regs;
  444. int tdbit;
  445. int ret;
  446. unsigned is_tx;
  447. u16 csr;
  448. is_tx = cppi41_channel->is_tx;
  449. dev_dbg(musb->controller, "abort channel=%d, is_tx=%d\n",
  450. cppi41_channel->port_num, is_tx);
  451. if (cppi41_channel->channel.status == MUSB_DMA_STATUS_FREE)
  452. return 0;
  453. list_del_init(&cppi41_channel->tx_check);
  454. if (is_tx) {
  455. csr = musb_readw(epio, MUSB_TXCSR);
  456. csr &= ~MUSB_TXCSR_DMAENAB;
  457. musb_writew(epio, MUSB_TXCSR, csr);
  458. } else {
  459. csr = musb_readw(epio, MUSB_RXCSR);
  460. csr &= ~(MUSB_RXCSR_H_REQPKT | MUSB_RXCSR_DMAENAB);
  461. musb_writew(epio, MUSB_RXCSR, csr);
  462. csr = musb_readw(epio, MUSB_RXCSR);
  463. if (csr & MUSB_RXCSR_RXPKTRDY) {
  464. csr |= MUSB_RXCSR_FLUSHFIFO;
  465. musb_writew(epio, MUSB_RXCSR, csr);
  466. musb_writew(epio, MUSB_RXCSR, csr);
  467. }
  468. }
  469. tdbit = 1 << cppi41_channel->port_num;
  470. if (is_tx)
  471. tdbit <<= 16;
  472. do {
  473. musb_writel(musb->ctrl_base, USB_TDOWN, tdbit);
  474. ret = dmaengine_terminate_all(cppi41_channel->dc);
  475. } while (ret == -EAGAIN);
  476. musb_writel(musb->ctrl_base, USB_TDOWN, tdbit);
  477. if (is_tx) {
  478. csr = musb_readw(epio, MUSB_TXCSR);
  479. if (csr & MUSB_TXCSR_TXPKTRDY) {
  480. csr |= MUSB_TXCSR_FLUSHFIFO;
  481. musb_writew(epio, MUSB_TXCSR, csr);
  482. }
  483. }
  484. cppi41_channel->channel.status = MUSB_DMA_STATUS_FREE;
  485. return 0;
  486. }
  487. static void cppi41_release_all_dma_chans(struct cppi41_dma_controller *ctrl)
  488. {
  489. struct dma_chan *dc;
  490. int i;
  491. for (i = 0; i < MUSB_DMA_NUM_CHANNELS; i++) {
  492. dc = ctrl->tx_channel[i].dc;
  493. if (dc)
  494. dma_release_channel(dc);
  495. dc = ctrl->rx_channel[i].dc;
  496. if (dc)
  497. dma_release_channel(dc);
  498. }
  499. }
  500. static void cppi41_dma_controller_stop(struct cppi41_dma_controller *controller)
  501. {
  502. cppi41_release_all_dma_chans(controller);
  503. }
  504. static int cppi41_dma_controller_start(struct cppi41_dma_controller *controller)
  505. {
  506. struct musb *musb = controller->musb;
  507. struct device *dev = musb->controller;
  508. struct device_node *np = dev->of_node;
  509. struct cppi41_dma_channel *cppi41_channel;
  510. int count;
  511. int i;
  512. int ret;
  513. count = of_property_count_strings(np, "dma-names");
  514. if (count < 0)
  515. return count;
  516. for (i = 0; i < count; i++) {
  517. struct dma_chan *dc;
  518. struct dma_channel *musb_dma;
  519. const char *str;
  520. unsigned is_tx;
  521. unsigned int port;
  522. ret = of_property_read_string_index(np, "dma-names", i, &str);
  523. if (ret)
  524. goto err;
  525. if (!strncmp(str, "tx", 2))
  526. is_tx = 1;
  527. else if (!strncmp(str, "rx", 2))
  528. is_tx = 0;
  529. else {
  530. dev_err(dev, "Wrong dmatype %s\n", str);
  531. goto err;
  532. }
  533. ret = kstrtouint(str + 2, 0, &port);
  534. if (ret)
  535. goto err;
  536. ret = -EINVAL;
  537. if (port > MUSB_DMA_NUM_CHANNELS || !port)
  538. goto err;
  539. if (is_tx)
  540. cppi41_channel = &controller->tx_channel[port - 1];
  541. else
  542. cppi41_channel = &controller->rx_channel[port - 1];
  543. cppi41_channel->controller = controller;
  544. cppi41_channel->port_num = port;
  545. cppi41_channel->is_tx = is_tx;
  546. INIT_LIST_HEAD(&cppi41_channel->tx_check);
  547. musb_dma = &cppi41_channel->channel;
  548. musb_dma->private_data = cppi41_channel;
  549. musb_dma->status = MUSB_DMA_STATUS_FREE;
  550. musb_dma->max_len = SZ_4M;
  551. dc = dma_request_slave_channel(dev, str);
  552. if (!dc) {
  553. dev_err(dev, "Failed to request %s.\n", str);
  554. ret = -EPROBE_DEFER;
  555. goto err;
  556. }
  557. cppi41_channel->dc = dc;
  558. }
  559. return 0;
  560. err:
  561. cppi41_release_all_dma_chans(controller);
  562. return ret;
  563. }
  564. void dma_controller_destroy(struct dma_controller *c)
  565. {
  566. struct cppi41_dma_controller *controller = container_of(c,
  567. struct cppi41_dma_controller, controller);
  568. hrtimer_cancel(&controller->early_tx);
  569. cppi41_dma_controller_stop(controller);
  570. kfree(controller);
  571. }
  572. struct dma_controller *dma_controller_create(struct musb *musb,
  573. void __iomem *base)
  574. {
  575. struct cppi41_dma_controller *controller;
  576. int ret = 0;
  577. if (!musb->controller->of_node) {
  578. dev_err(musb->controller, "Need DT for the DMA engine.\n");
  579. return NULL;
  580. }
  581. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  582. if (!controller)
  583. goto kzalloc_fail;
  584. hrtimer_init(&controller->early_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  585. controller->early_tx.function = cppi41_recheck_tx_req;
  586. INIT_LIST_HEAD(&controller->early_tx_list);
  587. controller->musb = musb;
  588. controller->controller.channel_alloc = cppi41_dma_channel_allocate;
  589. controller->controller.channel_release = cppi41_dma_channel_release;
  590. controller->controller.channel_program = cppi41_dma_channel_program;
  591. controller->controller.channel_abort = cppi41_dma_channel_abort;
  592. controller->controller.is_compatible = cppi41_is_compatible;
  593. ret = cppi41_dma_controller_start(controller);
  594. if (ret)
  595. goto plat_get_fail;
  596. return &controller->controller;
  597. plat_get_fail:
  598. kfree(controller);
  599. kzalloc_fail:
  600. if (ret == -EPROBE_DEFER)
  601. return ERR_PTR(ret);
  602. return NULL;
  603. }