mx3fb.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <linux/dma/ipu-dma.h>
  29. #include <linux/backlight.h>
  30. #include <linux/platform_data/dma-imx.h>
  31. #include <linux/platform_data/video-mx3fb.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. #define MX3FB_NAME "mx3_sdc_fb"
  35. #define MX3FB_REG_OFFSET 0xB4
  36. /* SDC Registers */
  37. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  38. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  39. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  40. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  41. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  42. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  43. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  44. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  45. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  47. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  48. /* Register bits */
  49. #define SDC_COM_TFT_COLOR 0x00000001UL
  50. #define SDC_COM_FG_EN 0x00000010UL
  51. #define SDC_COM_GWSEL 0x00000020UL
  52. #define SDC_COM_GLB_A 0x00000040UL
  53. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  54. #define SDC_COM_BG_EN 0x00000200UL
  55. #define SDC_COM_SHARP 0x00001000UL
  56. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  57. /* Display Interface registers */
  58. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  59. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  61. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  62. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  65. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  68. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  71. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  72. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  78. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  84. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  90. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  93. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  96. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  97. /* DI_DISP_SIG_POL bits */
  98. #define DI_D3_VSYNC_POL_SHIFT 28
  99. #define DI_D3_HSYNC_POL_SHIFT 27
  100. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  101. #define DI_D3_CLK_POL_SHIFT 25
  102. #define DI_D3_DATA_POL_SHIFT 24
  103. /* DI_DISP_IF_CONF bits */
  104. #define DI_D3_CLK_IDLE_SHIFT 26
  105. #define DI_D3_CLK_SEL_SHIFT 25
  106. #define DI_D3_DATAMSK_SHIFT 24
  107. enum ipu_panel {
  108. IPU_PANEL_SHARP_TFT,
  109. IPU_PANEL_TFT,
  110. };
  111. struct ipu_di_signal_cfg {
  112. unsigned datamask_en:1;
  113. unsigned clksel_en:1;
  114. unsigned clkidle_en:1;
  115. unsigned data_pol:1; /* true = inverted */
  116. unsigned clk_pol:1; /* true = rising edge */
  117. unsigned enable_pol:1;
  118. unsigned Hsync_pol:1; /* true = active high */
  119. unsigned Vsync_pol:1;
  120. };
  121. static const struct fb_videomode mx3fb_modedb[] = {
  122. {
  123. /* 240x320 @ 60 Hz */
  124. .name = "Sharp-QVGA",
  125. .refresh = 60,
  126. .xres = 240,
  127. .yres = 320,
  128. .pixclock = 185925,
  129. .left_margin = 9,
  130. .right_margin = 16,
  131. .upper_margin = 7,
  132. .lower_margin = 9,
  133. .hsync_len = 1,
  134. .vsync_len = 1,
  135. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  136. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  137. FB_SYNC_CLK_IDLE_EN,
  138. .vmode = FB_VMODE_NONINTERLACED,
  139. .flag = 0,
  140. }, {
  141. /* 240x33 @ 60 Hz */
  142. .name = "Sharp-CLI",
  143. .refresh = 60,
  144. .xres = 240,
  145. .yres = 33,
  146. .pixclock = 185925,
  147. .left_margin = 9,
  148. .right_margin = 16,
  149. .upper_margin = 7,
  150. .lower_margin = 9 + 287,
  151. .hsync_len = 1,
  152. .vsync_len = 1,
  153. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  154. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  155. FB_SYNC_CLK_IDLE_EN,
  156. .vmode = FB_VMODE_NONINTERLACED,
  157. .flag = 0,
  158. }, {
  159. /* 640x480 @ 60 Hz */
  160. .name = "NEC-VGA",
  161. .refresh = 60,
  162. .xres = 640,
  163. .yres = 480,
  164. .pixclock = 38255,
  165. .left_margin = 144,
  166. .right_margin = 0,
  167. .upper_margin = 34,
  168. .lower_margin = 40,
  169. .hsync_len = 1,
  170. .vsync_len = 1,
  171. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  172. .vmode = FB_VMODE_NONINTERLACED,
  173. .flag = 0,
  174. }, {
  175. /* NTSC TV output */
  176. .name = "TV-NTSC",
  177. .refresh = 60,
  178. .xres = 640,
  179. .yres = 480,
  180. .pixclock = 37538,
  181. .left_margin = 38,
  182. .right_margin = 858 - 640 - 38 - 3,
  183. .upper_margin = 36,
  184. .lower_margin = 518 - 480 - 36 - 1,
  185. .hsync_len = 3,
  186. .vsync_len = 1,
  187. .sync = 0,
  188. .vmode = FB_VMODE_NONINTERLACED,
  189. .flag = 0,
  190. }, {
  191. /* PAL TV output */
  192. .name = "TV-PAL",
  193. .refresh = 50,
  194. .xres = 640,
  195. .yres = 480,
  196. .pixclock = 37538,
  197. .left_margin = 38,
  198. .right_margin = 960 - 640 - 38 - 32,
  199. .upper_margin = 32,
  200. .lower_margin = 555 - 480 - 32 - 3,
  201. .hsync_len = 32,
  202. .vsync_len = 3,
  203. .sync = 0,
  204. .vmode = FB_VMODE_NONINTERLACED,
  205. .flag = 0,
  206. }, {
  207. /* TV output VGA mode, 640x480 @ 65 Hz */
  208. .name = "TV-VGA",
  209. .refresh = 60,
  210. .xres = 640,
  211. .yres = 480,
  212. .pixclock = 40574,
  213. .left_margin = 35,
  214. .right_margin = 45,
  215. .upper_margin = 9,
  216. .lower_margin = 1,
  217. .hsync_len = 46,
  218. .vsync_len = 5,
  219. .sync = 0,
  220. .vmode = FB_VMODE_NONINTERLACED,
  221. .flag = 0,
  222. },
  223. };
  224. struct mx3fb_data {
  225. struct fb_info *fbi;
  226. int backlight_level;
  227. void __iomem *reg_base;
  228. spinlock_t lock;
  229. struct device *dev;
  230. struct backlight_device *bl;
  231. uint32_t h_start_width;
  232. uint32_t v_start_width;
  233. enum disp_data_mapping disp_data_fmt;
  234. };
  235. struct dma_chan_request {
  236. struct mx3fb_data *mx3fb;
  237. enum ipu_channel id;
  238. };
  239. /* MX3 specific framebuffer information. */
  240. struct mx3fb_info {
  241. int blank;
  242. enum ipu_channel ipu_ch;
  243. uint32_t cur_ipu_buf;
  244. u32 pseudo_palette[16];
  245. struct completion flip_cmpl;
  246. struct mutex mutex; /* Protects fb-ops */
  247. struct mx3fb_data *mx3fb;
  248. struct idmac_channel *idmac_channel;
  249. struct dma_async_tx_descriptor *txd;
  250. dma_cookie_t cookie;
  251. struct scatterlist sg[2];
  252. struct fb_var_screeninfo cur_var; /* current var info */
  253. };
  254. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value);
  255. static u32 sdc_get_brightness(struct mx3fb_data *mx3fb);
  256. static int mx3fb_bl_get_brightness(struct backlight_device *bl)
  257. {
  258. struct mx3fb_data *fbd = bl_get_data(bl);
  259. return sdc_get_brightness(fbd);
  260. }
  261. static int mx3fb_bl_update_status(struct backlight_device *bl)
  262. {
  263. struct mx3fb_data *fbd = bl_get_data(bl);
  264. int brightness = bl->props.brightness;
  265. if (bl->props.power != FB_BLANK_UNBLANK)
  266. brightness = 0;
  267. if (bl->props.fb_blank != FB_BLANK_UNBLANK)
  268. brightness = 0;
  269. fbd->backlight_level = (fbd->backlight_level & ~0xFF) | brightness;
  270. sdc_set_brightness(fbd, fbd->backlight_level);
  271. return 0;
  272. }
  273. static const struct backlight_ops mx3fb_lcdc_bl_ops = {
  274. .update_status = mx3fb_bl_update_status,
  275. .get_brightness = mx3fb_bl_get_brightness,
  276. };
  277. static void mx3fb_init_backlight(struct mx3fb_data *fbd)
  278. {
  279. struct backlight_properties props;
  280. struct backlight_device *bl;
  281. if (fbd->bl)
  282. return;
  283. memset(&props, 0, sizeof(struct backlight_properties));
  284. props.max_brightness = 0xff;
  285. props.type = BACKLIGHT_RAW;
  286. sdc_set_brightness(fbd, fbd->backlight_level);
  287. bl = backlight_device_register("mx3fb-bl", fbd->dev, fbd,
  288. &mx3fb_lcdc_bl_ops, &props);
  289. if (IS_ERR(bl)) {
  290. dev_err(fbd->dev, "error %ld on backlight register\n",
  291. PTR_ERR(bl));
  292. return;
  293. }
  294. fbd->bl = bl;
  295. bl->props.power = FB_BLANK_UNBLANK;
  296. bl->props.fb_blank = FB_BLANK_UNBLANK;
  297. bl->props.brightness = mx3fb_bl_get_brightness(bl);
  298. }
  299. static void mx3fb_exit_backlight(struct mx3fb_data *fbd)
  300. {
  301. if (fbd->bl)
  302. backlight_device_unregister(fbd->bl);
  303. }
  304. static void mx3fb_dma_done(void *);
  305. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  306. static const char *fb_mode;
  307. static unsigned long default_bpp = 16;
  308. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  309. {
  310. return __raw_readl(mx3fb->reg_base + reg);
  311. }
  312. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  313. {
  314. __raw_writel(value, mx3fb->reg_base + reg);
  315. }
  316. struct di_mapping {
  317. uint32_t b0, b1, b2;
  318. };
  319. static const struct di_mapping di_mappings[] = {
  320. [IPU_DISP_DATA_MAPPING_RGB666] = { 0x0005000f, 0x000b000f, 0x0011000f },
  321. [IPU_DISP_DATA_MAPPING_RGB565] = { 0x0004003f, 0x000a000f, 0x000f003f },
  322. [IPU_DISP_DATA_MAPPING_RGB888] = { 0x00070000, 0x000f0000, 0x00170000 },
  323. };
  324. static void sdc_fb_init(struct mx3fb_info *fbi)
  325. {
  326. struct mx3fb_data *mx3fb = fbi->mx3fb;
  327. uint32_t reg;
  328. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  329. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  330. }
  331. /* Returns enabled flag before uninit */
  332. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  333. {
  334. struct mx3fb_data *mx3fb = fbi->mx3fb;
  335. uint32_t reg;
  336. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  337. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  338. return reg & SDC_COM_BG_EN;
  339. }
  340. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  341. {
  342. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  343. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  344. struct dma_chan *dma_chan = &ichan->dma_chan;
  345. unsigned long flags;
  346. dma_cookie_t cookie;
  347. if (mx3_fbi->txd)
  348. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  349. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  350. else
  351. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  352. /* This enables the channel */
  353. if (mx3_fbi->cookie < 0) {
  354. mx3_fbi->txd = dmaengine_prep_slave_sg(dma_chan,
  355. &mx3_fbi->sg[0], 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  356. if (!mx3_fbi->txd) {
  357. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  358. dma_chan->chan_id);
  359. return;
  360. }
  361. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  362. mx3_fbi->txd->callback = mx3fb_dma_done;
  363. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  364. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  365. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  366. } else {
  367. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  368. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  369. dma_chan->chan_id);
  370. return;
  371. }
  372. /* Just re-activate the same buffer */
  373. dma_async_issue_pending(dma_chan);
  374. cookie = mx3_fbi->cookie;
  375. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  376. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  377. }
  378. if (cookie >= 0) {
  379. spin_lock_irqsave(&mx3fb->lock, flags);
  380. sdc_fb_init(mx3_fbi);
  381. mx3_fbi->cookie = cookie;
  382. spin_unlock_irqrestore(&mx3fb->lock, flags);
  383. }
  384. /*
  385. * Attention! Without this msleep the channel keeps generating
  386. * interrupts. Next sdc_set_brightness() is going to be called
  387. * from mx3fb_blank().
  388. */
  389. msleep(2);
  390. }
  391. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  392. {
  393. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  394. uint32_t enabled;
  395. unsigned long flags;
  396. if (mx3_fbi->txd == NULL)
  397. return;
  398. spin_lock_irqsave(&mx3fb->lock, flags);
  399. enabled = sdc_fb_uninit(mx3_fbi);
  400. spin_unlock_irqrestore(&mx3fb->lock, flags);
  401. dmaengine_terminate_all(mx3_fbi->txd->chan);
  402. mx3_fbi->txd = NULL;
  403. mx3_fbi->cookie = -EINVAL;
  404. }
  405. /**
  406. * sdc_set_window_pos() - set window position of the respective plane.
  407. * @mx3fb: mx3fb context.
  408. * @channel: IPU DMAC channel ID.
  409. * @x_pos: X coordinate relative to the top left corner to place window at.
  410. * @y_pos: Y coordinate relative to the top left corner to place window at.
  411. * @return: 0 on success or negative error code on failure.
  412. */
  413. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  414. int16_t x_pos, int16_t y_pos)
  415. {
  416. if (channel != IDMAC_SDC_0)
  417. return -EINVAL;
  418. x_pos += mx3fb->h_start_width;
  419. y_pos += mx3fb->v_start_width;
  420. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  421. return 0;
  422. }
  423. /**
  424. * sdc_init_panel() - initialize a synchronous LCD panel.
  425. * @mx3fb: mx3fb context.
  426. * @panel: panel type.
  427. * @pixel_clk: desired pixel clock frequency in Hz.
  428. * @width: width of panel in pixels.
  429. * @height: height of panel in pixels.
  430. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  431. * and the start of valid data.
  432. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  433. * @h_end_width: number of pixel clocks between the end of valid data
  434. * and the HSYNC signal for next line.
  435. * @v_start_width: number of lines between the VSYNC signal pulse and the
  436. * start of valid data.
  437. * @v_sync_width: width of the VSYNC signal in units of lines
  438. * @v_end_width: number of lines between the end of valid data and the
  439. * VSYNC signal for next frame.
  440. * @sig: bitfield of signal polarities for LCD interface.
  441. * @return: 0 on success or negative error code on failure.
  442. */
  443. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  444. uint32_t pixel_clk,
  445. uint16_t width, uint16_t height,
  446. uint16_t h_start_width, uint16_t h_sync_width,
  447. uint16_t h_end_width, uint16_t v_start_width,
  448. uint16_t v_sync_width, uint16_t v_end_width,
  449. struct ipu_di_signal_cfg sig)
  450. {
  451. unsigned long lock_flags;
  452. uint32_t reg;
  453. uint32_t old_conf;
  454. uint32_t div;
  455. struct clk *ipu_clk;
  456. const struct di_mapping *map;
  457. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  458. if (v_sync_width == 0 || h_sync_width == 0)
  459. return -EINVAL;
  460. /* Init panel size and blanking periods */
  461. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  462. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  463. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  464. #ifdef DEBUG
  465. printk(KERN_CONT " hor_conf %x,", reg);
  466. #endif
  467. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  468. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  469. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  470. #ifdef DEBUG
  471. printk(KERN_CONT " ver_conf %x\n", reg);
  472. #endif
  473. mx3fb->h_start_width = h_start_width;
  474. mx3fb->v_start_width = v_start_width;
  475. switch (panel) {
  476. case IPU_PANEL_SHARP_TFT:
  477. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  478. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  479. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  480. break;
  481. case IPU_PANEL_TFT:
  482. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  483. break;
  484. default:
  485. return -EINVAL;
  486. }
  487. /* Init clocking */
  488. /*
  489. * Calculate divider: fractional part is 4 bits so simply multiple by
  490. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  491. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  492. */
  493. ipu_clk = clk_get(mx3fb->dev, NULL);
  494. if (!IS_ERR(ipu_clk)) {
  495. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  496. clk_put(ipu_clk);
  497. } else {
  498. div = 0;
  499. }
  500. if (div < 0x40) { /* Divider less than 4 */
  501. dev_dbg(mx3fb->dev,
  502. "InitPanel() - Pixel clock divider less than 4\n");
  503. div = 0x40;
  504. }
  505. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  506. pixel_clk, div >> 4, (div & 7) * 125);
  507. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  508. /*
  509. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  510. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  511. * debug. DISP3_IF_CLK_UP_WR is 0
  512. */
  513. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  514. /* DI settings */
  515. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  516. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  517. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  518. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  519. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  520. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  521. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  522. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  523. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  524. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  525. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  526. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  527. map = &di_mappings[mx3fb->disp_data_fmt];
  528. mx3fb_write_reg(mx3fb, map->b0, DI_DISP3_B0_MAP);
  529. mx3fb_write_reg(mx3fb, map->b1, DI_DISP3_B1_MAP);
  530. mx3fb_write_reg(mx3fb, map->b2, DI_DISP3_B2_MAP);
  531. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  532. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  533. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  534. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  535. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  536. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  537. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  538. return 0;
  539. }
  540. /**
  541. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  542. * @mx3fb: mx3fb context.
  543. * @channel: IPU DMAC channel ID.
  544. * @enable: boolean to enable or disable color keyl.
  545. * @color_key: 24-bit RGB color to use as transparent color key.
  546. * @return: 0 on success or negative error code on failure.
  547. */
  548. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  549. bool enable, uint32_t color_key)
  550. {
  551. uint32_t reg, sdc_conf;
  552. unsigned long lock_flags;
  553. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  554. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  555. if (channel == IDMAC_SDC_0)
  556. sdc_conf &= ~SDC_COM_GWSEL;
  557. else
  558. sdc_conf |= SDC_COM_GWSEL;
  559. if (enable) {
  560. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  561. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  562. SDC_GW_CTRL);
  563. sdc_conf |= SDC_COM_KEY_COLOR_G;
  564. } else {
  565. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  566. }
  567. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  568. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  569. return 0;
  570. }
  571. /**
  572. * sdc_set_global_alpha() - set global alpha blending modes.
  573. * @mx3fb: mx3fb context.
  574. * @enable: boolean to enable or disable global alpha blending. If disabled,
  575. * per pixel blending is used.
  576. * @alpha: global alpha value.
  577. * @return: 0 on success or negative error code on failure.
  578. */
  579. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  580. {
  581. uint32_t reg;
  582. unsigned long lock_flags;
  583. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  584. if (enable) {
  585. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  586. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  587. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  588. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  589. } else {
  590. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  591. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  592. }
  593. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  594. return 0;
  595. }
  596. static u32 sdc_get_brightness(struct mx3fb_data *mx3fb)
  597. {
  598. u32 brightness;
  599. brightness = mx3fb_read_reg(mx3fb, SDC_PWM_CTRL);
  600. brightness = (brightness >> 16) & 0xFF;
  601. return brightness;
  602. }
  603. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  604. {
  605. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  606. /* This might be board-specific */
  607. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  608. return;
  609. }
  610. static uint32_t bpp_to_pixfmt(int bpp)
  611. {
  612. uint32_t pixfmt = 0;
  613. switch (bpp) {
  614. case 24:
  615. pixfmt = IPU_PIX_FMT_BGR24;
  616. break;
  617. case 32:
  618. pixfmt = IPU_PIX_FMT_BGR32;
  619. break;
  620. case 16:
  621. pixfmt = IPU_PIX_FMT_RGB565;
  622. break;
  623. }
  624. return pixfmt;
  625. }
  626. static int mx3fb_blank(int blank, struct fb_info *fbi);
  627. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  628. bool lock);
  629. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  630. /**
  631. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  632. * @info: framebuffer information pointer
  633. * @return: 0 on success or negative error code on failure.
  634. */
  635. static int mx3fb_set_fix(struct fb_info *fbi)
  636. {
  637. struct fb_fix_screeninfo *fix = &fbi->fix;
  638. struct fb_var_screeninfo *var = &fbi->var;
  639. strncpy(fix->id, "DISP3 BG", 8);
  640. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  641. fix->type = FB_TYPE_PACKED_PIXELS;
  642. fix->accel = FB_ACCEL_NONE;
  643. fix->visual = FB_VISUAL_TRUECOLOR;
  644. fix->xpanstep = 1;
  645. fix->ypanstep = 1;
  646. return 0;
  647. }
  648. static void mx3fb_dma_done(void *arg)
  649. {
  650. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  651. struct dma_chan *chan = tx_desc->txd.chan;
  652. struct idmac_channel *ichannel = to_idmac_chan(chan);
  653. struct mx3fb_data *mx3fb = ichannel->client;
  654. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  655. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  656. /* We only need one interrupt, it will be re-enabled as needed */
  657. disable_irq_nosync(ichannel->eof_irq);
  658. complete(&mx3_fbi->flip_cmpl);
  659. }
  660. static bool mx3fb_must_set_par(struct fb_info *fbi)
  661. {
  662. struct mx3fb_info *mx3_fbi = fbi->par;
  663. struct fb_var_screeninfo old_var = mx3_fbi->cur_var;
  664. struct fb_var_screeninfo new_var = fbi->var;
  665. if ((fbi->var.activate & FB_ACTIVATE_FORCE) &&
  666. (fbi->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  667. return true;
  668. /*
  669. * Ignore xoffset and yoffset update,
  670. * because pan display handles this case.
  671. */
  672. old_var.xoffset = new_var.xoffset;
  673. old_var.yoffset = new_var.yoffset;
  674. return !!memcmp(&old_var, &new_var, sizeof(struct fb_var_screeninfo));
  675. }
  676. static int __set_par(struct fb_info *fbi, bool lock)
  677. {
  678. u32 mem_len, cur_xoffset, cur_yoffset;
  679. struct ipu_di_signal_cfg sig_cfg;
  680. enum ipu_panel mode = IPU_PANEL_TFT;
  681. struct mx3fb_info *mx3_fbi = fbi->par;
  682. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  683. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  684. struct idmac_video_param *video = &ichan->params.video;
  685. struct scatterlist *sg = mx3_fbi->sg;
  686. /* Total cleanup */
  687. if (mx3_fbi->txd)
  688. sdc_disable_channel(mx3_fbi);
  689. mx3fb_set_fix(fbi);
  690. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  691. if (mem_len > fbi->fix.smem_len) {
  692. if (fbi->fix.smem_start)
  693. mx3fb_unmap_video_memory(fbi);
  694. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  695. return -ENOMEM;
  696. }
  697. sg_init_table(&sg[0], 1);
  698. sg_init_table(&sg[1], 1);
  699. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  700. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  701. fbi->fix.smem_len,
  702. offset_in_page(fbi->screen_base));
  703. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  704. memset(&sig_cfg, 0, sizeof(sig_cfg));
  705. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  706. sig_cfg.Hsync_pol = true;
  707. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  708. sig_cfg.Vsync_pol = true;
  709. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  710. sig_cfg.clk_pol = true;
  711. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  712. sig_cfg.data_pol = true;
  713. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  714. sig_cfg.enable_pol = true;
  715. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  716. sig_cfg.clkidle_en = true;
  717. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  718. sig_cfg.clksel_en = true;
  719. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  720. mode = IPU_PANEL_SHARP_TFT;
  721. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  722. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  723. if (sdc_init_panel(mx3fb, mode,
  724. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  725. fbi->var.xres, fbi->var.yres,
  726. fbi->var.left_margin,
  727. fbi->var.hsync_len,
  728. fbi->var.right_margin +
  729. fbi->var.hsync_len,
  730. fbi->var.upper_margin,
  731. fbi->var.vsync_len,
  732. fbi->var.lower_margin +
  733. fbi->var.vsync_len, sig_cfg) != 0) {
  734. dev_err(fbi->device,
  735. "mx3fb: Error initializing panel.\n");
  736. return -EINVAL;
  737. }
  738. }
  739. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  740. mx3_fbi->cur_ipu_buf = 0;
  741. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  742. video->out_width = fbi->var.xres;
  743. video->out_height = fbi->var.yres;
  744. video->out_stride = fbi->var.xres_virtual;
  745. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  746. sdc_enable_channel(mx3_fbi);
  747. /*
  748. * sg[0] points to fb smem_start address
  749. * and is actually active in controller.
  750. */
  751. mx3_fbi->cur_var.xoffset = 0;
  752. mx3_fbi->cur_var.yoffset = 0;
  753. }
  754. /*
  755. * Preserve xoffset and yoffest in case they are
  756. * inactive in controller as fb is blanked.
  757. */
  758. cur_xoffset = mx3_fbi->cur_var.xoffset;
  759. cur_yoffset = mx3_fbi->cur_var.yoffset;
  760. mx3_fbi->cur_var = fbi->var;
  761. mx3_fbi->cur_var.xoffset = cur_xoffset;
  762. mx3_fbi->cur_var.yoffset = cur_yoffset;
  763. return 0;
  764. }
  765. /**
  766. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  767. * @fbi: framebuffer information pointer.
  768. * @return: 0 on success or negative error code on failure.
  769. */
  770. static int mx3fb_set_par(struct fb_info *fbi)
  771. {
  772. struct mx3fb_info *mx3_fbi = fbi->par;
  773. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  774. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  775. int ret;
  776. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  777. mutex_lock(&mx3_fbi->mutex);
  778. ret = mx3fb_must_set_par(fbi) ? __set_par(fbi, true) : 0;
  779. mutex_unlock(&mx3_fbi->mutex);
  780. return ret;
  781. }
  782. /**
  783. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  784. * @var: framebuffer variable parameters
  785. * @fbi: framebuffer information pointer
  786. */
  787. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  788. {
  789. struct mx3fb_info *mx3_fbi = fbi->par;
  790. u32 vtotal;
  791. u32 htotal;
  792. dev_dbg(fbi->device, "%s\n", __func__);
  793. if (var->xres_virtual < var->xres)
  794. var->xres_virtual = var->xres;
  795. if (var->yres_virtual < var->yres)
  796. var->yres_virtual = var->yres;
  797. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  798. (var->bits_per_pixel != 16))
  799. var->bits_per_pixel = default_bpp;
  800. switch (var->bits_per_pixel) {
  801. case 16:
  802. var->red.length = 5;
  803. var->red.offset = 11;
  804. var->red.msb_right = 0;
  805. var->green.length = 6;
  806. var->green.offset = 5;
  807. var->green.msb_right = 0;
  808. var->blue.length = 5;
  809. var->blue.offset = 0;
  810. var->blue.msb_right = 0;
  811. var->transp.length = 0;
  812. var->transp.offset = 0;
  813. var->transp.msb_right = 0;
  814. break;
  815. case 24:
  816. var->red.length = 8;
  817. var->red.offset = 16;
  818. var->red.msb_right = 0;
  819. var->green.length = 8;
  820. var->green.offset = 8;
  821. var->green.msb_right = 0;
  822. var->blue.length = 8;
  823. var->blue.offset = 0;
  824. var->blue.msb_right = 0;
  825. var->transp.length = 0;
  826. var->transp.offset = 0;
  827. var->transp.msb_right = 0;
  828. break;
  829. case 32:
  830. var->red.length = 8;
  831. var->red.offset = 16;
  832. var->red.msb_right = 0;
  833. var->green.length = 8;
  834. var->green.offset = 8;
  835. var->green.msb_right = 0;
  836. var->blue.length = 8;
  837. var->blue.offset = 0;
  838. var->blue.msb_right = 0;
  839. var->transp.length = 8;
  840. var->transp.offset = 24;
  841. var->transp.msb_right = 0;
  842. break;
  843. }
  844. if (var->pixclock < 1000) {
  845. htotal = var->xres + var->right_margin + var->hsync_len +
  846. var->left_margin;
  847. vtotal = var->yres + var->lower_margin + var->vsync_len +
  848. var->upper_margin;
  849. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  850. var->pixclock = KHZ2PICOS(var->pixclock);
  851. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  852. var->pixclock);
  853. }
  854. var->height = -1;
  855. var->width = -1;
  856. var->grayscale = 0;
  857. /* Preserve sync flags */
  858. var->sync |= mx3_fbi->cur_var.sync;
  859. mx3_fbi->cur_var.sync |= var->sync;
  860. return 0;
  861. }
  862. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  863. {
  864. chan &= 0xffff;
  865. chan >>= 16 - bf->length;
  866. return chan << bf->offset;
  867. }
  868. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  869. unsigned int green, unsigned int blue,
  870. unsigned int trans, struct fb_info *fbi)
  871. {
  872. struct mx3fb_info *mx3_fbi = fbi->par;
  873. u32 val;
  874. int ret = 1;
  875. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  876. mutex_lock(&mx3_fbi->mutex);
  877. /*
  878. * If greyscale is true, then we convert the RGB value
  879. * to greyscale no matter what visual we are using.
  880. */
  881. if (fbi->var.grayscale)
  882. red = green = blue = (19595 * red + 38470 * green +
  883. 7471 * blue) >> 16;
  884. switch (fbi->fix.visual) {
  885. case FB_VISUAL_TRUECOLOR:
  886. /*
  887. * 16-bit True Colour. We encode the RGB value
  888. * according to the RGB bitfield information.
  889. */
  890. if (regno < 16) {
  891. u32 *pal = fbi->pseudo_palette;
  892. val = chan_to_field(red, &fbi->var.red);
  893. val |= chan_to_field(green, &fbi->var.green);
  894. val |= chan_to_field(blue, &fbi->var.blue);
  895. pal[regno] = val;
  896. ret = 0;
  897. }
  898. break;
  899. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  900. case FB_VISUAL_PSEUDOCOLOR:
  901. break;
  902. }
  903. mutex_unlock(&mx3_fbi->mutex);
  904. return ret;
  905. }
  906. static void __blank(int blank, struct fb_info *fbi)
  907. {
  908. struct mx3fb_info *mx3_fbi = fbi->par;
  909. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  910. int was_blank = mx3_fbi->blank;
  911. mx3_fbi->blank = blank;
  912. /* Attention!
  913. * Do not call sdc_disable_channel() for a channel that is disabled
  914. * already! This will result in a kernel NULL pointer dereference
  915. * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
  916. * handled equally by this driver.
  917. */
  918. if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
  919. return;
  920. switch (blank) {
  921. case FB_BLANK_POWERDOWN:
  922. case FB_BLANK_VSYNC_SUSPEND:
  923. case FB_BLANK_HSYNC_SUSPEND:
  924. case FB_BLANK_NORMAL:
  925. sdc_set_brightness(mx3fb, 0);
  926. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  927. /* Give LCD time to update - enough for 50 and 60 Hz */
  928. msleep(25);
  929. sdc_disable_channel(mx3_fbi);
  930. break;
  931. case FB_BLANK_UNBLANK:
  932. sdc_enable_channel(mx3_fbi);
  933. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  934. break;
  935. }
  936. }
  937. /**
  938. * mx3fb_blank() - blank the display.
  939. */
  940. static int mx3fb_blank(int blank, struct fb_info *fbi)
  941. {
  942. struct mx3fb_info *mx3_fbi = fbi->par;
  943. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  944. blank, fbi->screen_base, fbi->fix.smem_len);
  945. if (mx3_fbi->blank == blank)
  946. return 0;
  947. mutex_lock(&mx3_fbi->mutex);
  948. __blank(blank, fbi);
  949. mutex_unlock(&mx3_fbi->mutex);
  950. return 0;
  951. }
  952. /**
  953. * mx3fb_pan_display() - pan or wrap the display
  954. * @var: variable screen buffer information.
  955. * @info: framebuffer information pointer.
  956. *
  957. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  958. */
  959. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  960. struct fb_info *fbi)
  961. {
  962. struct mx3fb_info *mx3_fbi = fbi->par;
  963. u32 y_bottom;
  964. unsigned long base;
  965. off_t offset;
  966. dma_cookie_t cookie;
  967. struct scatterlist *sg = mx3_fbi->sg;
  968. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  969. struct dma_async_tx_descriptor *txd;
  970. int ret;
  971. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  972. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  973. if (var->xoffset > 0) {
  974. dev_dbg(fbi->device, "x panning not supported\n");
  975. return -EINVAL;
  976. }
  977. if (mx3_fbi->cur_var.xoffset == var->xoffset &&
  978. mx3_fbi->cur_var.yoffset == var->yoffset)
  979. return 0; /* No change, do nothing */
  980. y_bottom = var->yoffset;
  981. if (!(var->vmode & FB_VMODE_YWRAP))
  982. y_bottom += fbi->var.yres;
  983. if (y_bottom > fbi->var.yres_virtual)
  984. return -EINVAL;
  985. mutex_lock(&mx3_fbi->mutex);
  986. offset = var->yoffset * fbi->fix.line_length
  987. + var->xoffset * (fbi->var.bits_per_pixel / 8);
  988. base = fbi->fix.smem_start + offset;
  989. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  990. mx3_fbi->cur_ipu_buf, base);
  991. /*
  992. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  993. * which we will need for the next dmaengine_prep_slave_sg(). The
  994. * IRQ-handler will disable the IRQ again.
  995. */
  996. init_completion(&mx3_fbi->flip_cmpl);
  997. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  998. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  999. if (ret <= 0) {
  1000. mutex_unlock(&mx3_fbi->mutex);
  1001. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  1002. "user interrupt" : "timeout");
  1003. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  1004. return ret ? : -ETIMEDOUT;
  1005. }
  1006. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  1007. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  1008. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  1009. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  1010. offset_in_page(fbi->screen_base + offset));
  1011. if (mx3_fbi->txd)
  1012. async_tx_ack(mx3_fbi->txd);
  1013. txd = dmaengine_prep_slave_sg(dma_chan, sg +
  1014. mx3_fbi->cur_ipu_buf, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  1015. if (!txd) {
  1016. dev_err(fbi->device,
  1017. "Error preparing a DMA transaction descriptor.\n");
  1018. mutex_unlock(&mx3_fbi->mutex);
  1019. return -EIO;
  1020. }
  1021. txd->callback_param = txd;
  1022. txd->callback = mx3fb_dma_done;
  1023. /*
  1024. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  1025. * should switch to another buffer
  1026. */
  1027. cookie = txd->tx_submit(txd);
  1028. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  1029. if (cookie < 0) {
  1030. dev_err(fbi->device,
  1031. "Error updating SDC buf %d to address=0x%08lX\n",
  1032. mx3_fbi->cur_ipu_buf, base);
  1033. mutex_unlock(&mx3_fbi->mutex);
  1034. return -EIO;
  1035. }
  1036. mx3_fbi->txd = txd;
  1037. fbi->var.xoffset = var->xoffset;
  1038. fbi->var.yoffset = var->yoffset;
  1039. if (var->vmode & FB_VMODE_YWRAP)
  1040. fbi->var.vmode |= FB_VMODE_YWRAP;
  1041. else
  1042. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  1043. mx3_fbi->cur_var = fbi->var;
  1044. mutex_unlock(&mx3_fbi->mutex);
  1045. dev_dbg(fbi->device, "Update complete\n");
  1046. return 0;
  1047. }
  1048. /*
  1049. * This structure contains the pointers to the control functions that are
  1050. * invoked by the core framebuffer driver to perform operations like
  1051. * blitting, rectangle filling, copy regions and cursor definition.
  1052. */
  1053. static struct fb_ops mx3fb_ops = {
  1054. .owner = THIS_MODULE,
  1055. .fb_set_par = mx3fb_set_par,
  1056. .fb_check_var = mx3fb_check_var,
  1057. .fb_setcolreg = mx3fb_setcolreg,
  1058. .fb_pan_display = mx3fb_pan_display,
  1059. .fb_fillrect = cfb_fillrect,
  1060. .fb_copyarea = cfb_copyarea,
  1061. .fb_imageblit = cfb_imageblit,
  1062. .fb_blank = mx3fb_blank,
  1063. };
  1064. #ifdef CONFIG_PM
  1065. /*
  1066. * Power management hooks. Note that we won't be called from IRQ context,
  1067. * unlike the blank functions above, so we may sleep.
  1068. */
  1069. /*
  1070. * Suspends the framebuffer and blanks the screen. Power management support
  1071. */
  1072. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  1073. {
  1074. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1075. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1076. console_lock();
  1077. fb_set_suspend(mx3fb->fbi, 1);
  1078. console_unlock();
  1079. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1080. sdc_disable_channel(mx3_fbi);
  1081. sdc_set_brightness(mx3fb, 0);
  1082. }
  1083. return 0;
  1084. }
  1085. /*
  1086. * Resumes the framebuffer and unblanks the screen. Power management support
  1087. */
  1088. static int mx3fb_resume(struct platform_device *pdev)
  1089. {
  1090. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1091. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1092. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1093. sdc_enable_channel(mx3_fbi);
  1094. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1095. }
  1096. console_lock();
  1097. fb_set_suspend(mx3fb->fbi, 0);
  1098. console_unlock();
  1099. return 0;
  1100. }
  1101. #else
  1102. #define mx3fb_suspend NULL
  1103. #define mx3fb_resume NULL
  1104. #endif
  1105. /*
  1106. * Main framebuffer functions
  1107. */
  1108. /**
  1109. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1110. * @fbi: framebuffer information pointer
  1111. * @mem_len: length of mapped memory
  1112. * @lock: do not lock during initialisation
  1113. * @return: Error code indicating success or failure
  1114. *
  1115. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1116. * allow palette and pixel writes to occur without flushing the cache. Once this
  1117. * area is remapped, all virtual memory access to the video memory should occur
  1118. * at the new region.
  1119. */
  1120. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1121. bool lock)
  1122. {
  1123. int retval = 0;
  1124. dma_addr_t addr;
  1125. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1126. mem_len,
  1127. &addr, GFP_DMA | GFP_KERNEL);
  1128. if (!fbi->screen_base) {
  1129. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1130. mem_len);
  1131. retval = -EBUSY;
  1132. goto err0;
  1133. }
  1134. if (lock)
  1135. mutex_lock(&fbi->mm_lock);
  1136. fbi->fix.smem_start = addr;
  1137. fbi->fix.smem_len = mem_len;
  1138. if (lock)
  1139. mutex_unlock(&fbi->mm_lock);
  1140. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1141. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1142. fbi->screen_size = fbi->fix.smem_len;
  1143. /* Clear the screen */
  1144. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1145. return 0;
  1146. err0:
  1147. fbi->fix.smem_len = 0;
  1148. fbi->fix.smem_start = 0;
  1149. fbi->screen_base = NULL;
  1150. return retval;
  1151. }
  1152. /**
  1153. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1154. * @fbi: framebuffer information pointer
  1155. * @return: error code indicating success or failure
  1156. */
  1157. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1158. {
  1159. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1160. fbi->screen_base, fbi->fix.smem_start);
  1161. fbi->screen_base = NULL;
  1162. mutex_lock(&fbi->mm_lock);
  1163. fbi->fix.smem_start = 0;
  1164. fbi->fix.smem_len = 0;
  1165. mutex_unlock(&fbi->mm_lock);
  1166. return 0;
  1167. }
  1168. /**
  1169. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1170. * @return: initialized framebuffer structure.
  1171. */
  1172. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1173. {
  1174. struct fb_info *fbi;
  1175. struct mx3fb_info *mx3fbi;
  1176. int ret;
  1177. /* Allocate sufficient memory for the fb structure */
  1178. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1179. if (!fbi)
  1180. return NULL;
  1181. mx3fbi = fbi->par;
  1182. mx3fbi->cookie = -EINVAL;
  1183. mx3fbi->cur_ipu_buf = 0;
  1184. fbi->var.activate = FB_ACTIVATE_NOW;
  1185. fbi->fbops = ops;
  1186. fbi->flags = FBINFO_FLAG_DEFAULT;
  1187. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1188. mutex_init(&mx3fbi->mutex);
  1189. /* Allocate colormap */
  1190. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1191. if (ret < 0) {
  1192. framebuffer_release(fbi);
  1193. return NULL;
  1194. }
  1195. return fbi;
  1196. }
  1197. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1198. {
  1199. struct device *dev = mx3fb->dev;
  1200. struct mx3fb_platform_data *mx3fb_pdata = dev_get_platdata(dev);
  1201. const char *name = mx3fb_pdata->name;
  1202. unsigned int irq;
  1203. struct fb_info *fbi;
  1204. struct mx3fb_info *mx3fbi;
  1205. const struct fb_videomode *mode;
  1206. int ret, num_modes;
  1207. if (mx3fb_pdata->disp_data_fmt >= ARRAY_SIZE(di_mappings)) {
  1208. dev_err(dev, "Illegal display data format %d\n",
  1209. mx3fb_pdata->disp_data_fmt);
  1210. return -EINVAL;
  1211. }
  1212. ichan->client = mx3fb;
  1213. irq = ichan->eof_irq;
  1214. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1215. return -EINVAL;
  1216. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1217. if (!fbi)
  1218. return -ENOMEM;
  1219. if (!fb_mode)
  1220. fb_mode = name;
  1221. if (!fb_mode) {
  1222. ret = -EINVAL;
  1223. goto emode;
  1224. }
  1225. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1226. mode = mx3fb_pdata->mode;
  1227. num_modes = mx3fb_pdata->num_modes;
  1228. } else {
  1229. mode = mx3fb_modedb;
  1230. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1231. }
  1232. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1233. num_modes, NULL, default_bpp)) {
  1234. ret = -EBUSY;
  1235. goto emode;
  1236. }
  1237. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1238. /* Default Y virtual size is 2x panel size */
  1239. fbi->var.yres_virtual = fbi->var.yres * 2;
  1240. mx3fb->fbi = fbi;
  1241. /* set Display Interface clock period */
  1242. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1243. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1244. sdc_set_brightness(mx3fb, 255);
  1245. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1246. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1247. mx3fbi = fbi->par;
  1248. mx3fbi->idmac_channel = ichan;
  1249. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1250. mx3fbi->mx3fb = mx3fb;
  1251. mx3fbi->blank = FB_BLANK_NORMAL;
  1252. mx3fb->disp_data_fmt = mx3fb_pdata->disp_data_fmt;
  1253. init_completion(&mx3fbi->flip_cmpl);
  1254. disable_irq(ichan->eof_irq);
  1255. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1256. ret = __set_par(fbi, false);
  1257. if (ret < 0)
  1258. goto esetpar;
  1259. __blank(FB_BLANK_UNBLANK, fbi);
  1260. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1261. ret = register_framebuffer(fbi);
  1262. if (ret < 0)
  1263. goto erfb;
  1264. return 0;
  1265. erfb:
  1266. esetpar:
  1267. emode:
  1268. fb_dealloc_cmap(&fbi->cmap);
  1269. framebuffer_release(fbi);
  1270. return ret;
  1271. }
  1272. static bool chan_filter(struct dma_chan *chan, void *arg)
  1273. {
  1274. struct dma_chan_request *rq = arg;
  1275. struct device *dev;
  1276. struct mx3fb_platform_data *mx3fb_pdata;
  1277. if (!imx_dma_is_ipu(chan))
  1278. return false;
  1279. if (!rq)
  1280. return false;
  1281. dev = rq->mx3fb->dev;
  1282. mx3fb_pdata = dev_get_platdata(dev);
  1283. return rq->id == chan->chan_id &&
  1284. mx3fb_pdata->dma_dev == chan->device->dev;
  1285. }
  1286. static void release_fbi(struct fb_info *fbi)
  1287. {
  1288. mx3fb_unmap_video_memory(fbi);
  1289. fb_dealloc_cmap(&fbi->cmap);
  1290. unregister_framebuffer(fbi);
  1291. framebuffer_release(fbi);
  1292. }
  1293. static int mx3fb_probe(struct platform_device *pdev)
  1294. {
  1295. struct device *dev = &pdev->dev;
  1296. int ret;
  1297. struct resource *sdc_reg;
  1298. struct mx3fb_data *mx3fb;
  1299. dma_cap_mask_t mask;
  1300. struct dma_chan *chan;
  1301. struct dma_chan_request rq;
  1302. /*
  1303. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1304. * registers
  1305. */
  1306. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1307. if (!sdc_reg)
  1308. return -EINVAL;
  1309. mx3fb = devm_kzalloc(&pdev->dev, sizeof(*mx3fb), GFP_KERNEL);
  1310. if (!mx3fb)
  1311. return -ENOMEM;
  1312. spin_lock_init(&mx3fb->lock);
  1313. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1314. if (!mx3fb->reg_base) {
  1315. ret = -ENOMEM;
  1316. goto eremap;
  1317. }
  1318. pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
  1319. /* IDMAC interface */
  1320. dmaengine_get();
  1321. mx3fb->dev = dev;
  1322. platform_set_drvdata(pdev, mx3fb);
  1323. rq.mx3fb = mx3fb;
  1324. dma_cap_zero(mask);
  1325. dma_cap_set(DMA_SLAVE, mask);
  1326. dma_cap_set(DMA_PRIVATE, mask);
  1327. rq.id = IDMAC_SDC_0;
  1328. chan = dma_request_channel(mask, chan_filter, &rq);
  1329. if (!chan) {
  1330. ret = -EBUSY;
  1331. goto ersdc0;
  1332. }
  1333. mx3fb->backlight_level = 255;
  1334. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1335. if (ret < 0)
  1336. goto eisdc0;
  1337. mx3fb_init_backlight(mx3fb);
  1338. return 0;
  1339. eisdc0:
  1340. dma_release_channel(chan);
  1341. ersdc0:
  1342. dmaengine_put();
  1343. iounmap(mx3fb->reg_base);
  1344. eremap:
  1345. dev_err(dev, "mx3fb: failed to register fb\n");
  1346. return ret;
  1347. }
  1348. static int mx3fb_remove(struct platform_device *dev)
  1349. {
  1350. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1351. struct fb_info *fbi = mx3fb->fbi;
  1352. struct mx3fb_info *mx3_fbi = fbi->par;
  1353. struct dma_chan *chan;
  1354. chan = &mx3_fbi->idmac_channel->dma_chan;
  1355. release_fbi(fbi);
  1356. mx3fb_exit_backlight(mx3fb);
  1357. dma_release_channel(chan);
  1358. dmaengine_put();
  1359. iounmap(mx3fb->reg_base);
  1360. return 0;
  1361. }
  1362. static struct platform_driver mx3fb_driver = {
  1363. .driver = {
  1364. .name = MX3FB_NAME,
  1365. .owner = THIS_MODULE,
  1366. },
  1367. .probe = mx3fb_probe,
  1368. .remove = mx3fb_remove,
  1369. .suspend = mx3fb_suspend,
  1370. .resume = mx3fb_resume,
  1371. };
  1372. /*
  1373. * Parse user specified options (`video=mx3fb:')
  1374. * example:
  1375. * video=mx3fb:bpp=16
  1376. */
  1377. static int __init mx3fb_setup(void)
  1378. {
  1379. #ifndef MODULE
  1380. char *opt, *options = NULL;
  1381. if (fb_get_options("mx3fb", &options))
  1382. return -ENODEV;
  1383. if (!options || !*options)
  1384. return 0;
  1385. while ((opt = strsep(&options, ",")) != NULL) {
  1386. if (!*opt)
  1387. continue;
  1388. if (!strncmp(opt, "bpp=", 4))
  1389. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1390. else
  1391. fb_mode = opt;
  1392. }
  1393. #endif
  1394. return 0;
  1395. }
  1396. static int __init mx3fb_init(void)
  1397. {
  1398. int ret = mx3fb_setup();
  1399. if (ret < 0)
  1400. return ret;
  1401. ret = platform_driver_register(&mx3fb_driver);
  1402. return ret;
  1403. }
  1404. static void __exit mx3fb_exit(void)
  1405. {
  1406. platform_driver_unregister(&mx3fb_driver);
  1407. }
  1408. module_init(mx3fb_init);
  1409. module_exit(mx3fb_exit);
  1410. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1411. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1412. MODULE_ALIAS("platform:" MX3FB_NAME);
  1413. MODULE_LICENSE("GPL v2");