hdmi.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * HDMI driver definition for TI OMAP4 Processor.
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef _HDMI_H
  19. #define _HDMI_H
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/hdmi.h>
  24. #include <video/omapdss.h>
  25. #include "dss.h"
  26. /* HDMI Wrapper */
  27. #define HDMI_WP_REVISION 0x0
  28. #define HDMI_WP_SYSCONFIG 0x10
  29. #define HDMI_WP_IRQSTATUS_RAW 0x24
  30. #define HDMI_WP_IRQSTATUS 0x28
  31. #define HDMI_WP_IRQENABLE_SET 0x2C
  32. #define HDMI_WP_IRQENABLE_CLR 0x30
  33. #define HDMI_WP_IRQWAKEEN 0x34
  34. #define HDMI_WP_PWR_CTRL 0x40
  35. #define HDMI_WP_DEBOUNCE 0x44
  36. #define HDMI_WP_VIDEO_CFG 0x50
  37. #define HDMI_WP_VIDEO_SIZE 0x60
  38. #define HDMI_WP_VIDEO_TIMING_H 0x68
  39. #define HDMI_WP_VIDEO_TIMING_V 0x6C
  40. #define HDMI_WP_CLK 0x70
  41. #define HDMI_WP_AUDIO_CFG 0x80
  42. #define HDMI_WP_AUDIO_CFG2 0x84
  43. #define HDMI_WP_AUDIO_CTRL 0x88
  44. #define HDMI_WP_AUDIO_DATA 0x8C
  45. /* HDMI WP IRQ flags */
  46. #define HDMI_IRQ_CORE (1 << 0)
  47. #define HDMI_IRQ_OCP_TIMEOUT (1 << 4)
  48. #define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8)
  49. #define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9)
  50. #define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10)
  51. #define HDMI_IRQ_VIDEO_VSYNC (1 << 16)
  52. #define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17)
  53. #define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24)
  54. #define HDMI_IRQ_LINK_CONNECT (1 << 25)
  55. #define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
  56. #define HDMI_IRQ_PLL_LOCK (1 << 29)
  57. #define HDMI_IRQ_PLL_UNLOCK (1 << 30)
  58. #define HDMI_IRQ_PLL_RECAL (1 << 31)
  59. /* HDMI PLL */
  60. #define PLLCTRL_PLL_CONTROL 0x0
  61. #define PLLCTRL_PLL_STATUS 0x4
  62. #define PLLCTRL_PLL_GO 0x8
  63. #define PLLCTRL_CFG1 0xC
  64. #define PLLCTRL_CFG2 0x10
  65. #define PLLCTRL_CFG3 0x14
  66. #define PLLCTRL_SSC_CFG1 0x18
  67. #define PLLCTRL_SSC_CFG2 0x1C
  68. #define PLLCTRL_CFG4 0x20
  69. /* HDMI PHY */
  70. #define HDMI_TXPHY_TX_CTRL 0x0
  71. #define HDMI_TXPHY_DIGITAL_CTRL 0x4
  72. #define HDMI_TXPHY_POWER_CTRL 0x8
  73. #define HDMI_TXPHY_PAD_CFG_CTRL 0xC
  74. #define HDMI_TXPHY_BIST_CONTROL 0x1C
  75. enum hdmi_pll_pwr {
  76. HDMI_PLLPWRCMD_ALLOFF = 0,
  77. HDMI_PLLPWRCMD_PLLONLY = 1,
  78. HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
  79. HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
  80. };
  81. enum hdmi_phy_pwr {
  82. HDMI_PHYPWRCMD_OFF = 0,
  83. HDMI_PHYPWRCMD_LDOON = 1,
  84. HDMI_PHYPWRCMD_TXON = 2
  85. };
  86. enum hdmi_core_hdmi_dvi {
  87. HDMI_DVI = 0,
  88. HDMI_HDMI = 1
  89. };
  90. enum hdmi_clk_refsel {
  91. HDMI_REFSEL_PCLK = 0,
  92. HDMI_REFSEL_REF1 = 1,
  93. HDMI_REFSEL_REF2 = 2,
  94. HDMI_REFSEL_SYSCLK = 3
  95. };
  96. enum hdmi_packing_mode {
  97. HDMI_PACK_10b_RGB_YUV444 = 0,
  98. HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
  99. HDMI_PACK_20b_YUV422 = 2,
  100. HDMI_PACK_ALREADYPACKED = 7
  101. };
  102. enum hdmi_stereo_channels {
  103. HDMI_AUDIO_STEREO_NOCHANNELS = 0,
  104. HDMI_AUDIO_STEREO_ONECHANNEL = 1,
  105. HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
  106. HDMI_AUDIO_STEREO_THREECHANNELS = 3,
  107. HDMI_AUDIO_STEREO_FOURCHANNELS = 4
  108. };
  109. enum hdmi_audio_type {
  110. HDMI_AUDIO_TYPE_LPCM = 0,
  111. HDMI_AUDIO_TYPE_IEC = 1
  112. };
  113. enum hdmi_audio_justify {
  114. HDMI_AUDIO_JUSTIFY_LEFT = 0,
  115. HDMI_AUDIO_JUSTIFY_RIGHT = 1
  116. };
  117. enum hdmi_audio_sample_order {
  118. HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
  119. HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
  120. };
  121. enum hdmi_audio_samples_perword {
  122. HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
  123. HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
  124. };
  125. enum hdmi_audio_sample_size_omap {
  126. HDMI_AUDIO_SAMPLE_16BITS = 0,
  127. HDMI_AUDIO_SAMPLE_24BITS = 1
  128. };
  129. enum hdmi_audio_transf_mode {
  130. HDMI_AUDIO_TRANSF_DMA = 0,
  131. HDMI_AUDIO_TRANSF_IRQ = 1
  132. };
  133. enum hdmi_audio_blk_strt_end_sig {
  134. HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
  135. HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
  136. };
  137. enum hdmi_core_audio_layout {
  138. HDMI_AUDIO_LAYOUT_2CH = 0,
  139. HDMI_AUDIO_LAYOUT_8CH = 1
  140. };
  141. enum hdmi_core_cts_mode {
  142. HDMI_AUDIO_CTS_MODE_HW = 0,
  143. HDMI_AUDIO_CTS_MODE_SW = 1
  144. };
  145. enum hdmi_audio_mclk_mode {
  146. HDMI_AUDIO_MCLK_128FS = 0,
  147. HDMI_AUDIO_MCLK_256FS = 1,
  148. HDMI_AUDIO_MCLK_384FS = 2,
  149. HDMI_AUDIO_MCLK_512FS = 3,
  150. HDMI_AUDIO_MCLK_768FS = 4,
  151. HDMI_AUDIO_MCLK_1024FS = 5,
  152. HDMI_AUDIO_MCLK_1152FS = 6,
  153. HDMI_AUDIO_MCLK_192FS = 7
  154. };
  155. struct hdmi_video_format {
  156. enum hdmi_packing_mode packing_mode;
  157. u32 y_res; /* Line per panel */
  158. u32 x_res; /* pixel per line */
  159. };
  160. struct hdmi_config {
  161. struct omap_video_timings timings;
  162. struct hdmi_avi_infoframe infoframe;
  163. enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
  164. };
  165. /* HDMI PLL structure */
  166. struct hdmi_pll_info {
  167. u16 regn;
  168. u16 regm;
  169. u32 regmf;
  170. u16 regm2;
  171. u16 regsd;
  172. u16 dcofreq;
  173. enum hdmi_clk_refsel refsel;
  174. };
  175. struct hdmi_audio_format {
  176. enum hdmi_stereo_channels stereo_channels;
  177. u8 active_chnnls_msk;
  178. enum hdmi_audio_type type;
  179. enum hdmi_audio_justify justification;
  180. enum hdmi_audio_sample_order sample_order;
  181. enum hdmi_audio_samples_perword samples_per_word;
  182. enum hdmi_audio_sample_size_omap sample_size;
  183. enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
  184. };
  185. struct hdmi_audio_dma {
  186. u8 transfer_size;
  187. u8 block_size;
  188. enum hdmi_audio_transf_mode mode;
  189. u16 fifo_threshold;
  190. };
  191. struct hdmi_core_audio_i2s_config {
  192. u8 in_length_bits;
  193. u8 justification;
  194. u8 sck_edge_mode;
  195. u8 vbit;
  196. u8 direction;
  197. u8 shift;
  198. u8 active_sds;
  199. };
  200. struct hdmi_core_audio_config {
  201. struct hdmi_core_audio_i2s_config i2s_cfg;
  202. struct snd_aes_iec958 *iec60958_cfg;
  203. bool fs_override;
  204. u32 n;
  205. u32 cts;
  206. u32 aud_par_busclk;
  207. enum hdmi_core_audio_layout layout;
  208. enum hdmi_core_cts_mode cts_mode;
  209. bool use_mclk;
  210. enum hdmi_audio_mclk_mode mclk_mode;
  211. bool en_acr_pkt;
  212. bool en_dsd_audio;
  213. bool en_parallel_aud_input;
  214. bool en_spdif;
  215. };
  216. struct hdmi_wp_data {
  217. void __iomem *base;
  218. };
  219. struct hdmi_pll_data {
  220. void __iomem *base;
  221. struct hdmi_pll_info info;
  222. };
  223. struct hdmi_phy_data {
  224. void __iomem *base;
  225. u8 lane_function[4];
  226. u8 lane_polarity[4];
  227. };
  228. struct hdmi_core_data {
  229. void __iomem *base;
  230. };
  231. static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
  232. u32 val)
  233. {
  234. __raw_writel(val, base_addr + idx);
  235. }
  236. static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
  237. {
  238. return __raw_readl(base_addr + idx);
  239. }
  240. #define REG_FLD_MOD(base, idx, val, start, end) \
  241. hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
  242. val, start, end))
  243. #define REG_GET(base, idx, start, end) \
  244. FLD_GET(hdmi_read_reg(base, idx), start, end)
  245. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  246. const u32 idx, int b2, int b1, u32 val)
  247. {
  248. u32 t = 0, v;
  249. while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
  250. if (t++ > 10000)
  251. return v;
  252. udelay(1);
  253. }
  254. return v;
  255. }
  256. /* HDMI wrapper funcs */
  257. int hdmi_wp_video_start(struct hdmi_wp_data *wp);
  258. void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
  259. void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
  260. u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
  261. void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
  262. void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
  263. void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
  264. int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
  265. int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
  266. void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
  267. struct hdmi_video_format *video_fmt);
  268. void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
  269. struct omap_video_timings *timings);
  270. void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
  271. struct omap_video_timings *timings);
  272. void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
  273. struct omap_video_timings *timings, struct hdmi_config *param);
  274. int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp);
  275. /* HDMI PLL funcs */
  276. int hdmi_pll_enable(struct hdmi_pll_data *pll, struct hdmi_wp_data *wp);
  277. void hdmi_pll_disable(struct hdmi_pll_data *pll, struct hdmi_wp_data *wp);
  278. void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
  279. void hdmi_pll_compute(struct hdmi_pll_data *pll, unsigned long clkin, int phy);
  280. int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll);
  281. /* HDMI PHY funcs */
  282. int hdmi_phy_configure(struct hdmi_phy_data *phy, struct hdmi_config *cfg);
  283. void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
  284. int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy);
  285. int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
  286. /* HDMI common funcs */
  287. int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
  288. struct hdmi_phy_data *phy);
  289. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO) || defined(CONFIG_OMAP5_DSS_HDMI_AUDIO)
  290. int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
  291. int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
  292. int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
  293. void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
  294. struct hdmi_audio_format *aud_fmt);
  295. void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
  296. struct hdmi_audio_dma *aud_dma);
  297. static inline bool hdmi_mode_has_audio(int mode)
  298. {
  299. return mode == HDMI_HDMI ? true : false;
  300. }
  301. #endif
  302. #endif