hdmi4_core.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908
  1. /*
  2. * ti_hdmi_4xxx_ip.c
  3. *
  4. * HDMI TI81xx, TI38xx, TI OMAP4 etc IP driver Library
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMICORE"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/string.h>
  31. #include <linux/seq_file.h>
  32. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  33. #include <sound/asound.h>
  34. #include <sound/asoundef.h>
  35. #endif
  36. #include "hdmi4_core.h"
  37. #include "dss_features.h"
  38. #define HDMI_CORE_AV 0x500
  39. static inline void __iomem *hdmi_av_base(struct hdmi_core_data *core)
  40. {
  41. return core->base + HDMI_CORE_AV;
  42. }
  43. static int hdmi_core_ddc_init(struct hdmi_core_data *core)
  44. {
  45. void __iomem *base = core->base;
  46. /* Turn on CLK for DDC */
  47. REG_FLD_MOD(base, HDMI_CORE_AV_DPD, 0x7, 2, 0);
  48. /* IN_PROG */
  49. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 1) {
  50. /* Abort transaction */
  51. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xf, 3, 0);
  52. /* IN_PROG */
  53. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  54. 4, 4, 0) != 0) {
  55. DSSERR("Timeout aborting DDC transaction\n");
  56. return -ETIMEDOUT;
  57. }
  58. }
  59. /* Clk SCL Devices */
  60. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xA, 3, 0);
  61. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  62. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  63. 4, 4, 0) != 0) {
  64. DSSERR("Timeout starting SCL clock\n");
  65. return -ETIMEDOUT;
  66. }
  67. /* Clear FIFO */
  68. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x9, 3, 0);
  69. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  70. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  71. 4, 4, 0) != 0) {
  72. DSSERR("Timeout clearing DDC fifo\n");
  73. return -ETIMEDOUT;
  74. }
  75. return 0;
  76. }
  77. static int hdmi_core_ddc_edid(struct hdmi_core_data *core,
  78. u8 *pedid, int ext)
  79. {
  80. void __iomem *base = core->base;
  81. u32 i;
  82. char checksum;
  83. u32 offset = 0;
  84. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  85. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  86. 4, 4, 0) != 0) {
  87. DSSERR("Timeout waiting DDC to be ready\n");
  88. return -ETIMEDOUT;
  89. }
  90. if (ext % 2 != 0)
  91. offset = 0x80;
  92. /* Load Segment Address Register */
  93. REG_FLD_MOD(base, HDMI_CORE_DDC_SEGM, ext / 2, 7, 0);
  94. /* Load Slave Address Register */
  95. REG_FLD_MOD(base, HDMI_CORE_DDC_ADDR, 0xA0 >> 1, 7, 1);
  96. /* Load Offset Address Register */
  97. REG_FLD_MOD(base, HDMI_CORE_DDC_OFFSET, offset, 7, 0);
  98. /* Load Byte Count */
  99. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT1, 0x80, 7, 0);
  100. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT2, 0x0, 1, 0);
  101. /* Set DDC_CMD */
  102. if (ext)
  103. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x4, 3, 0);
  104. else
  105. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x2, 3, 0);
  106. /* HDMI_CORE_DDC_STATUS_BUS_LOW */
  107. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 6, 6) == 1) {
  108. DSSERR("I2C Bus Low?\n");
  109. return -EIO;
  110. }
  111. /* HDMI_CORE_DDC_STATUS_NO_ACK */
  112. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 5, 5) == 1) {
  113. DSSERR("I2C No Ack\n");
  114. return -EIO;
  115. }
  116. for (i = 0; i < 0x80; ++i) {
  117. int t;
  118. /* IN_PROG */
  119. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 0) {
  120. DSSERR("operation stopped when reading edid\n");
  121. return -EIO;
  122. }
  123. t = 0;
  124. /* FIFO_EMPTY */
  125. while (REG_GET(base, HDMI_CORE_DDC_STATUS, 2, 2) == 1) {
  126. if (t++ > 10000) {
  127. DSSERR("timeout reading edid\n");
  128. return -ETIMEDOUT;
  129. }
  130. udelay(1);
  131. }
  132. pedid[i] = REG_GET(base, HDMI_CORE_DDC_DATA, 7, 0);
  133. }
  134. checksum = 0;
  135. for (i = 0; i < 0x80; ++i)
  136. checksum += pedid[i];
  137. if (checksum != 0) {
  138. DSSERR("E-EDID checksum failed!!\n");
  139. return -EIO;
  140. }
  141. return 0;
  142. }
  143. int hdmi4_read_edid(struct hdmi_core_data *core, u8 *edid, int len)
  144. {
  145. int r, l;
  146. if (len < 128)
  147. return -EINVAL;
  148. r = hdmi_core_ddc_init(core);
  149. if (r)
  150. return r;
  151. r = hdmi_core_ddc_edid(core, edid, 0);
  152. if (r)
  153. return r;
  154. l = 128;
  155. if (len >= 128 * 2 && edid[0x7e] > 0) {
  156. r = hdmi_core_ddc_edid(core, edid + 0x80, 1);
  157. if (r)
  158. return r;
  159. l += 128;
  160. }
  161. return l;
  162. }
  163. static void hdmi_core_init(struct hdmi_core_video_config *video_cfg)
  164. {
  165. DSSDBG("Enter hdmi_core_init\n");
  166. /* video core */
  167. video_cfg->ip_bus_width = HDMI_INPUT_8BIT;
  168. video_cfg->op_dither_truc = HDMI_OUTPUTTRUNCATION_8BIT;
  169. video_cfg->deep_color_pkt = HDMI_DEEPCOLORPACKECTDISABLE;
  170. video_cfg->pkt_mode = HDMI_PACKETMODERESERVEDVALUE;
  171. video_cfg->hdmi_dvi = HDMI_DVI;
  172. video_cfg->tclk_sel_clkmult = HDMI_FPLL10IDCK;
  173. }
  174. static void hdmi_core_powerdown_disable(struct hdmi_core_data *core)
  175. {
  176. DSSDBG("Enter hdmi_core_powerdown_disable\n");
  177. REG_FLD_MOD(core->base, HDMI_CORE_SYS_SYS_CTRL1, 0x0, 0, 0);
  178. }
  179. static void hdmi_core_swreset_release(struct hdmi_core_data *core)
  180. {
  181. DSSDBG("Enter hdmi_core_swreset_release\n");
  182. REG_FLD_MOD(core->base, HDMI_CORE_SYS_SRST, 0x0, 0, 0);
  183. }
  184. static void hdmi_core_swreset_assert(struct hdmi_core_data *core)
  185. {
  186. DSSDBG("Enter hdmi_core_swreset_assert\n");
  187. REG_FLD_MOD(core->base, HDMI_CORE_SYS_SRST, 0x1, 0, 0);
  188. }
  189. /* HDMI_CORE_VIDEO_CONFIG */
  190. static void hdmi_core_video_config(struct hdmi_core_data *core,
  191. struct hdmi_core_video_config *cfg)
  192. {
  193. u32 r = 0;
  194. void __iomem *core_sys_base = core->base;
  195. void __iomem *core_av_base = hdmi_av_base(core);
  196. /* sys_ctrl1 default configuration not tunable */
  197. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_SYS_CTRL1);
  198. r = FLD_MOD(r, HDMI_CORE_SYS_SYS_CTRL1_VEN_FOLLOWVSYNC, 5, 5);
  199. r = FLD_MOD(r, HDMI_CORE_SYS_SYS_CTRL1_HEN_FOLLOWHSYNC, 4, 4);
  200. r = FLD_MOD(r, HDMI_CORE_SYS_SYS_CTRL1_BSEL_24BITBUS, 2, 2);
  201. r = FLD_MOD(r, HDMI_CORE_SYS_SYS_CTRL1_EDGE_RISINGEDGE, 1, 1);
  202. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_SYS_CTRL1, r);
  203. REG_FLD_MOD(core_sys_base,
  204. HDMI_CORE_SYS_VID_ACEN, cfg->ip_bus_width, 7, 6);
  205. /* Vid_Mode */
  206. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE);
  207. /* dither truncation configuration */
  208. if (cfg->op_dither_truc > HDMI_OUTPUTTRUNCATION_12BIT) {
  209. r = FLD_MOD(r, cfg->op_dither_truc - 3, 7, 6);
  210. r = FLD_MOD(r, 1, 5, 5);
  211. } else {
  212. r = FLD_MOD(r, cfg->op_dither_truc, 7, 6);
  213. r = FLD_MOD(r, 0, 5, 5);
  214. }
  215. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE, r);
  216. /* HDMI_Ctrl */
  217. r = hdmi_read_reg(core_av_base, HDMI_CORE_AV_HDMI_CTRL);
  218. r = FLD_MOD(r, cfg->deep_color_pkt, 6, 6);
  219. r = FLD_MOD(r, cfg->pkt_mode, 5, 3);
  220. r = FLD_MOD(r, cfg->hdmi_dvi, 0, 0);
  221. hdmi_write_reg(core_av_base, HDMI_CORE_AV_HDMI_CTRL, r);
  222. /* TMDS_CTRL */
  223. REG_FLD_MOD(core_sys_base,
  224. HDMI_CORE_SYS_TMDS_CTRL, cfg->tclk_sel_clkmult, 6, 5);
  225. }
  226. static void hdmi_core_write_avi_infoframe(struct hdmi_core_data *core,
  227. struct hdmi_avi_infoframe *frame)
  228. {
  229. void __iomem *av_base = hdmi_av_base(core);
  230. u8 data[HDMI_INFOFRAME_SIZE(AVI)];
  231. int i;
  232. hdmi_avi_infoframe_pack(frame, data, sizeof(data));
  233. print_hex_dump_debug("AVI: ", DUMP_PREFIX_NONE, 16, 1, data,
  234. HDMI_INFOFRAME_SIZE(AVI), false);
  235. for (i = 0; i < sizeof(data); ++i) {
  236. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_BASE + i * 4,
  237. data[i]);
  238. }
  239. }
  240. static void hdmi_core_av_packet_config(struct hdmi_core_data *core,
  241. struct hdmi_core_packet_enable_repeat repeat_cfg)
  242. {
  243. /* enable/repeat the infoframe */
  244. hdmi_write_reg(hdmi_av_base(core), HDMI_CORE_AV_PB_CTRL1,
  245. (repeat_cfg.audio_pkt << 5) |
  246. (repeat_cfg.audio_pkt_repeat << 4) |
  247. (repeat_cfg.avi_infoframe << 1) |
  248. (repeat_cfg.avi_infoframe_repeat));
  249. /* enable/repeat the packet */
  250. hdmi_write_reg(hdmi_av_base(core), HDMI_CORE_AV_PB_CTRL2,
  251. (repeat_cfg.gen_cntrl_pkt << 3) |
  252. (repeat_cfg.gen_cntrl_pkt_repeat << 2) |
  253. (repeat_cfg.generic_pkt << 1) |
  254. (repeat_cfg.generic_pkt_repeat));
  255. }
  256. void hdmi4_configure(struct hdmi_core_data *core,
  257. struct hdmi_wp_data *wp, struct hdmi_config *cfg)
  258. {
  259. /* HDMI */
  260. struct omap_video_timings video_timing;
  261. struct hdmi_video_format video_format;
  262. /* HDMI core */
  263. struct hdmi_core_video_config v_core_cfg;
  264. struct hdmi_core_packet_enable_repeat repeat_cfg = { 0 };
  265. hdmi_core_init(&v_core_cfg);
  266. hdmi_wp_init_vid_fmt_timings(&video_format, &video_timing, cfg);
  267. hdmi_wp_video_config_timing(wp, &video_timing);
  268. /* video config */
  269. video_format.packing_mode = HDMI_PACK_24b_RGB_YUV444_YUV422;
  270. hdmi_wp_video_config_format(wp, &video_format);
  271. hdmi_wp_video_config_interface(wp, &video_timing);
  272. /*
  273. * configure core video part
  274. * set software reset in the core
  275. */
  276. hdmi_core_swreset_assert(core);
  277. /* power down off */
  278. hdmi_core_powerdown_disable(core);
  279. v_core_cfg.pkt_mode = HDMI_PACKETMODE24BITPERPIXEL;
  280. v_core_cfg.hdmi_dvi = cfg->hdmi_dvi_mode;
  281. hdmi_core_video_config(core, &v_core_cfg);
  282. /* release software reset in the core */
  283. hdmi_core_swreset_release(core);
  284. if (cfg->hdmi_dvi_mode == HDMI_HDMI) {
  285. hdmi_core_write_avi_infoframe(core, &cfg->infoframe);
  286. /* enable/repeat the infoframe */
  287. repeat_cfg.avi_infoframe = HDMI_PACKETENABLE;
  288. repeat_cfg.avi_infoframe_repeat = HDMI_PACKETREPEATON;
  289. /* wakeup */
  290. repeat_cfg.audio_pkt = HDMI_PACKETENABLE;
  291. repeat_cfg.audio_pkt_repeat = HDMI_PACKETREPEATON;
  292. }
  293. hdmi_core_av_packet_config(core, repeat_cfg);
  294. }
  295. void hdmi4_core_dump(struct hdmi_core_data *core, struct seq_file *s)
  296. {
  297. int i;
  298. #define CORE_REG(i, name) name(i)
  299. #define DUMPCORE(r) seq_printf(s, "%-35s %08x\n", #r,\
  300. hdmi_read_reg(core->base, r))
  301. #define DUMPCOREAV(r) seq_printf(s, "%-35s %08x\n", #r,\
  302. hdmi_read_reg(hdmi_av_base(core), r))
  303. #define DUMPCOREAV2(i, r) seq_printf(s, "%s[%d]%*s %08x\n", #r, i, \
  304. (i < 10) ? 32 - (int)strlen(#r) : 31 - (int)strlen(#r), " ", \
  305. hdmi_read_reg(hdmi_av_base(core), CORE_REG(i, r)))
  306. DUMPCORE(HDMI_CORE_SYS_VND_IDL);
  307. DUMPCORE(HDMI_CORE_SYS_DEV_IDL);
  308. DUMPCORE(HDMI_CORE_SYS_DEV_IDH);
  309. DUMPCORE(HDMI_CORE_SYS_DEV_REV);
  310. DUMPCORE(HDMI_CORE_SYS_SRST);
  311. DUMPCORE(HDMI_CORE_SYS_SYS_CTRL1);
  312. DUMPCORE(HDMI_CORE_SYS_SYS_STAT);
  313. DUMPCORE(HDMI_CORE_SYS_SYS_CTRL3);
  314. DUMPCORE(HDMI_CORE_SYS_DE_DLY);
  315. DUMPCORE(HDMI_CORE_SYS_DE_CTRL);
  316. DUMPCORE(HDMI_CORE_SYS_DE_TOP);
  317. DUMPCORE(HDMI_CORE_SYS_DE_CNTL);
  318. DUMPCORE(HDMI_CORE_SYS_DE_CNTH);
  319. DUMPCORE(HDMI_CORE_SYS_DE_LINL);
  320. DUMPCORE(HDMI_CORE_SYS_DE_LINH_1);
  321. DUMPCORE(HDMI_CORE_SYS_HRES_L);
  322. DUMPCORE(HDMI_CORE_SYS_HRES_H);
  323. DUMPCORE(HDMI_CORE_SYS_VRES_L);
  324. DUMPCORE(HDMI_CORE_SYS_VRES_H);
  325. DUMPCORE(HDMI_CORE_SYS_IADJUST);
  326. DUMPCORE(HDMI_CORE_SYS_POLDETECT);
  327. DUMPCORE(HDMI_CORE_SYS_HWIDTH1);
  328. DUMPCORE(HDMI_CORE_SYS_HWIDTH2);
  329. DUMPCORE(HDMI_CORE_SYS_VWIDTH);
  330. DUMPCORE(HDMI_CORE_SYS_VID_CTRL);
  331. DUMPCORE(HDMI_CORE_SYS_VID_ACEN);
  332. DUMPCORE(HDMI_CORE_SYS_VID_MODE);
  333. DUMPCORE(HDMI_CORE_SYS_VID_BLANK1);
  334. DUMPCORE(HDMI_CORE_SYS_VID_BLANK3);
  335. DUMPCORE(HDMI_CORE_SYS_VID_BLANK1);
  336. DUMPCORE(HDMI_CORE_SYS_DC_HEADER);
  337. DUMPCORE(HDMI_CORE_SYS_VID_DITHER);
  338. DUMPCORE(HDMI_CORE_SYS_RGB2XVYCC_CT);
  339. DUMPCORE(HDMI_CORE_SYS_R2Y_COEFF_LOW);
  340. DUMPCORE(HDMI_CORE_SYS_R2Y_COEFF_UP);
  341. DUMPCORE(HDMI_CORE_SYS_G2Y_COEFF_LOW);
  342. DUMPCORE(HDMI_CORE_SYS_G2Y_COEFF_UP);
  343. DUMPCORE(HDMI_CORE_SYS_B2Y_COEFF_LOW);
  344. DUMPCORE(HDMI_CORE_SYS_B2Y_COEFF_UP);
  345. DUMPCORE(HDMI_CORE_SYS_R2CB_COEFF_LOW);
  346. DUMPCORE(HDMI_CORE_SYS_R2CB_COEFF_UP);
  347. DUMPCORE(HDMI_CORE_SYS_G2CB_COEFF_LOW);
  348. DUMPCORE(HDMI_CORE_SYS_G2CB_COEFF_UP);
  349. DUMPCORE(HDMI_CORE_SYS_B2CB_COEFF_LOW);
  350. DUMPCORE(HDMI_CORE_SYS_B2CB_COEFF_UP);
  351. DUMPCORE(HDMI_CORE_SYS_R2CR_COEFF_LOW);
  352. DUMPCORE(HDMI_CORE_SYS_R2CR_COEFF_UP);
  353. DUMPCORE(HDMI_CORE_SYS_G2CR_COEFF_LOW);
  354. DUMPCORE(HDMI_CORE_SYS_G2CR_COEFF_UP);
  355. DUMPCORE(HDMI_CORE_SYS_B2CR_COEFF_LOW);
  356. DUMPCORE(HDMI_CORE_SYS_B2CR_COEFF_UP);
  357. DUMPCORE(HDMI_CORE_SYS_RGB_OFFSET_LOW);
  358. DUMPCORE(HDMI_CORE_SYS_RGB_OFFSET_UP);
  359. DUMPCORE(HDMI_CORE_SYS_Y_OFFSET_LOW);
  360. DUMPCORE(HDMI_CORE_SYS_Y_OFFSET_UP);
  361. DUMPCORE(HDMI_CORE_SYS_CBCR_OFFSET_LOW);
  362. DUMPCORE(HDMI_CORE_SYS_CBCR_OFFSET_UP);
  363. DUMPCORE(HDMI_CORE_SYS_INTR_STATE);
  364. DUMPCORE(HDMI_CORE_SYS_INTR1);
  365. DUMPCORE(HDMI_CORE_SYS_INTR2);
  366. DUMPCORE(HDMI_CORE_SYS_INTR3);
  367. DUMPCORE(HDMI_CORE_SYS_INTR4);
  368. DUMPCORE(HDMI_CORE_SYS_INTR_UNMASK1);
  369. DUMPCORE(HDMI_CORE_SYS_INTR_UNMASK2);
  370. DUMPCORE(HDMI_CORE_SYS_INTR_UNMASK3);
  371. DUMPCORE(HDMI_CORE_SYS_INTR_UNMASK4);
  372. DUMPCORE(HDMI_CORE_SYS_INTR_CTRL);
  373. DUMPCORE(HDMI_CORE_SYS_TMDS_CTRL);
  374. DUMPCORE(HDMI_CORE_DDC_ADDR);
  375. DUMPCORE(HDMI_CORE_DDC_SEGM);
  376. DUMPCORE(HDMI_CORE_DDC_OFFSET);
  377. DUMPCORE(HDMI_CORE_DDC_COUNT1);
  378. DUMPCORE(HDMI_CORE_DDC_COUNT2);
  379. DUMPCORE(HDMI_CORE_DDC_STATUS);
  380. DUMPCORE(HDMI_CORE_DDC_CMD);
  381. DUMPCORE(HDMI_CORE_DDC_DATA);
  382. DUMPCOREAV(HDMI_CORE_AV_ACR_CTRL);
  383. DUMPCOREAV(HDMI_CORE_AV_FREQ_SVAL);
  384. DUMPCOREAV(HDMI_CORE_AV_N_SVAL1);
  385. DUMPCOREAV(HDMI_CORE_AV_N_SVAL2);
  386. DUMPCOREAV(HDMI_CORE_AV_N_SVAL3);
  387. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL1);
  388. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL2);
  389. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL3);
  390. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL1);
  391. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL2);
  392. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL3);
  393. DUMPCOREAV(HDMI_CORE_AV_AUD_MODE);
  394. DUMPCOREAV(HDMI_CORE_AV_SPDIF_CTRL);
  395. DUMPCOREAV(HDMI_CORE_AV_HW_SPDIF_FS);
  396. DUMPCOREAV(HDMI_CORE_AV_SWAP_I2S);
  397. DUMPCOREAV(HDMI_CORE_AV_SPDIF_ERTH);
  398. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_MAP);
  399. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_CTRL);
  400. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST0);
  401. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST1);
  402. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST2);
  403. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST4);
  404. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST5);
  405. DUMPCOREAV(HDMI_CORE_AV_ASRC);
  406. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_LEN);
  407. DUMPCOREAV(HDMI_CORE_AV_HDMI_CTRL);
  408. DUMPCOREAV(HDMI_CORE_AV_AUDO_TXSTAT);
  409. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_1);
  410. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_2);
  411. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_3);
  412. DUMPCOREAV(HDMI_CORE_AV_TEST_TXCTRL);
  413. DUMPCOREAV(HDMI_CORE_AV_DPD);
  414. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL1);
  415. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL2);
  416. DUMPCOREAV(HDMI_CORE_AV_AVI_TYPE);
  417. DUMPCOREAV(HDMI_CORE_AV_AVI_VERS);
  418. DUMPCOREAV(HDMI_CORE_AV_AVI_LEN);
  419. DUMPCOREAV(HDMI_CORE_AV_AVI_CHSUM);
  420. for (i = 0; i < HDMI_CORE_AV_AVI_DBYTE_NELEMS; i++)
  421. DUMPCOREAV2(i, HDMI_CORE_AV_AVI_DBYTE);
  422. DUMPCOREAV(HDMI_CORE_AV_SPD_TYPE);
  423. DUMPCOREAV(HDMI_CORE_AV_SPD_VERS);
  424. DUMPCOREAV(HDMI_CORE_AV_SPD_LEN);
  425. DUMPCOREAV(HDMI_CORE_AV_SPD_CHSUM);
  426. for (i = 0; i < HDMI_CORE_AV_SPD_DBYTE_NELEMS; i++)
  427. DUMPCOREAV2(i, HDMI_CORE_AV_SPD_DBYTE);
  428. DUMPCOREAV(HDMI_CORE_AV_AUDIO_TYPE);
  429. DUMPCOREAV(HDMI_CORE_AV_AUDIO_VERS);
  430. DUMPCOREAV(HDMI_CORE_AV_AUDIO_LEN);
  431. DUMPCOREAV(HDMI_CORE_AV_AUDIO_CHSUM);
  432. for (i = 0; i < HDMI_CORE_AV_AUD_DBYTE_NELEMS; i++)
  433. DUMPCOREAV2(i, HDMI_CORE_AV_AUD_DBYTE);
  434. DUMPCOREAV(HDMI_CORE_AV_MPEG_TYPE);
  435. DUMPCOREAV(HDMI_CORE_AV_MPEG_VERS);
  436. DUMPCOREAV(HDMI_CORE_AV_MPEG_LEN);
  437. DUMPCOREAV(HDMI_CORE_AV_MPEG_CHSUM);
  438. for (i = 0; i < HDMI_CORE_AV_MPEG_DBYTE_NELEMS; i++)
  439. DUMPCOREAV2(i, HDMI_CORE_AV_MPEG_DBYTE);
  440. for (i = 0; i < HDMI_CORE_AV_GEN_DBYTE_NELEMS; i++)
  441. DUMPCOREAV2(i, HDMI_CORE_AV_GEN_DBYTE);
  442. DUMPCOREAV(HDMI_CORE_AV_CP_BYTE1);
  443. for (i = 0; i < HDMI_CORE_AV_GEN2_DBYTE_NELEMS; i++)
  444. DUMPCOREAV2(i, HDMI_CORE_AV_GEN2_DBYTE);
  445. DUMPCOREAV(HDMI_CORE_AV_CEC_ADDR_ID);
  446. }
  447. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  448. static void hdmi_core_audio_config(struct hdmi_core_data *core,
  449. struct hdmi_core_audio_config *cfg)
  450. {
  451. u32 r;
  452. void __iomem *av_base = hdmi_av_base(core);
  453. /*
  454. * Parameters for generation of Audio Clock Recovery packets
  455. */
  456. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL1, cfg->n, 7, 0);
  457. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL2, cfg->n >> 8, 7, 0);
  458. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL3, cfg->n >> 16, 7, 0);
  459. if (cfg->cts_mode == HDMI_AUDIO_CTS_MODE_SW) {
  460. REG_FLD_MOD(av_base, HDMI_CORE_AV_CTS_SVAL1, cfg->cts, 7, 0);
  461. REG_FLD_MOD(av_base,
  462. HDMI_CORE_AV_CTS_SVAL2, cfg->cts >> 8, 7, 0);
  463. REG_FLD_MOD(av_base,
  464. HDMI_CORE_AV_CTS_SVAL3, cfg->cts >> 16, 7, 0);
  465. } else {
  466. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_1,
  467. cfg->aud_par_busclk, 7, 0);
  468. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_2,
  469. (cfg->aud_par_busclk >> 8), 7, 0);
  470. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_3,
  471. (cfg->aud_par_busclk >> 16), 7, 0);
  472. }
  473. /* Set ACR clock divisor */
  474. REG_FLD_MOD(av_base,
  475. HDMI_CORE_AV_FREQ_SVAL, cfg->mclk_mode, 2, 0);
  476. r = hdmi_read_reg(av_base, HDMI_CORE_AV_ACR_CTRL);
  477. /*
  478. * Use TMDS clock for ACR packets. For devices that use
  479. * the MCLK, this is the first part of the MCLK initialization.
  480. */
  481. r = FLD_MOD(r, 0, 2, 2);
  482. r = FLD_MOD(r, cfg->en_acr_pkt, 1, 1);
  483. r = FLD_MOD(r, cfg->cts_mode, 0, 0);
  484. hdmi_write_reg(av_base, HDMI_CORE_AV_ACR_CTRL, r);
  485. /* For devices using MCLK, this completes its initialization. */
  486. if (cfg->use_mclk)
  487. REG_FLD_MOD(av_base, HDMI_CORE_AV_ACR_CTRL, 1, 2, 2);
  488. /* Override of SPDIF sample frequency with value in I2S_CHST4 */
  489. REG_FLD_MOD(av_base, HDMI_CORE_AV_SPDIF_CTRL,
  490. cfg->fs_override, 1, 1);
  491. /*
  492. * Set IEC-60958-3 channel status word. It is passed to the IP
  493. * just as it is received. The user of the driver is responsible
  494. * for its contents.
  495. */
  496. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST0,
  497. cfg->iec60958_cfg->status[0]);
  498. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST1,
  499. cfg->iec60958_cfg->status[1]);
  500. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST2,
  501. cfg->iec60958_cfg->status[2]);
  502. /* yes, this is correct: status[3] goes to CHST4 register */
  503. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST4,
  504. cfg->iec60958_cfg->status[3]);
  505. /* yes, this is correct: status[4] goes to CHST5 register */
  506. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST5,
  507. cfg->iec60958_cfg->status[4]);
  508. /* set I2S parameters */
  509. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL);
  510. r = FLD_MOD(r, cfg->i2s_cfg.sck_edge_mode, 6, 6);
  511. r = FLD_MOD(r, cfg->i2s_cfg.vbit, 4, 4);
  512. r = FLD_MOD(r, cfg->i2s_cfg.justification, 2, 2);
  513. r = FLD_MOD(r, cfg->i2s_cfg.direction, 1, 1);
  514. r = FLD_MOD(r, cfg->i2s_cfg.shift, 0, 0);
  515. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL, r);
  516. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_IN_LEN,
  517. cfg->i2s_cfg.in_length_bits, 3, 0);
  518. /* Audio channels and mode parameters */
  519. REG_FLD_MOD(av_base, HDMI_CORE_AV_HDMI_CTRL, cfg->layout, 2, 1);
  520. r = hdmi_read_reg(av_base, HDMI_CORE_AV_AUD_MODE);
  521. r = FLD_MOD(r, cfg->i2s_cfg.active_sds, 7, 4);
  522. r = FLD_MOD(r, cfg->en_dsd_audio, 3, 3);
  523. r = FLD_MOD(r, cfg->en_parallel_aud_input, 2, 2);
  524. r = FLD_MOD(r, cfg->en_spdif, 1, 1);
  525. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_MODE, r);
  526. /* Audio channel mappings */
  527. /* TODO: Make channel mapping dynamic. For now, map channels
  528. * in the ALSA order: FL/FR/RL/RR/C/LFE/SL/SR. Remapping is needed as
  529. * HDMI speaker order is different. See CEA-861 Section 6.6.2.
  530. */
  531. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_MAP, 0x78);
  532. REG_FLD_MOD(av_base, HDMI_CORE_AV_SWAP_I2S, 1, 5, 5);
  533. }
  534. static void hdmi_core_audio_infoframe_cfg(struct hdmi_core_data *core,
  535. struct snd_cea_861_aud_if *info_aud)
  536. {
  537. u8 sum = 0, checksum = 0;
  538. void __iomem *av_base = hdmi_av_base(core);
  539. /*
  540. * Set audio info frame type, version and length as
  541. * described in HDMI 1.4a Section 8.2.2 specification.
  542. * Checksum calculation is defined in Section 5.3.5.
  543. */
  544. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_TYPE, 0x84);
  545. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_VERS, 0x01);
  546. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_LEN, 0x0a);
  547. sum += 0x84 + 0x001 + 0x00a;
  548. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(0),
  549. info_aud->db1_ct_cc);
  550. sum += info_aud->db1_ct_cc;
  551. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(1),
  552. info_aud->db2_sf_ss);
  553. sum += info_aud->db2_sf_ss;
  554. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(2), info_aud->db3);
  555. sum += info_aud->db3;
  556. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(3), info_aud->db4_ca);
  557. sum += info_aud->db4_ca;
  558. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(4),
  559. info_aud->db5_dminh_lsv);
  560. sum += info_aud->db5_dminh_lsv;
  561. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(5), 0x00);
  562. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(6), 0x00);
  563. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(7), 0x00);
  564. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(8), 0x00);
  565. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(9), 0x00);
  566. checksum = 0x100 - sum;
  567. hdmi_write_reg(av_base,
  568. HDMI_CORE_AV_AUDIO_CHSUM, checksum);
  569. /*
  570. * TODO: Add MPEG and SPD enable and repeat cfg when EDID parsing
  571. * is available.
  572. */
  573. }
  574. int hdmi4_audio_config(struct hdmi_core_data *core, struct hdmi_wp_data *wp,
  575. struct omap_dss_audio *audio, u32 pclk)
  576. {
  577. struct hdmi_audio_format audio_format;
  578. struct hdmi_audio_dma audio_dma;
  579. struct hdmi_core_audio_config acore;
  580. int err, n, cts, channel_count;
  581. unsigned int fs_nr;
  582. bool word_length_16b = false;
  583. if (!audio || !audio->iec || !audio->cea || !core)
  584. return -EINVAL;
  585. acore.iec60958_cfg = audio->iec;
  586. /*
  587. * In the IEC-60958 status word, check if the audio sample word length
  588. * is 16-bit as several optimizations can be performed in such case.
  589. */
  590. if (!(audio->iec->status[4] & IEC958_AES4_CON_MAX_WORDLEN_24))
  591. if (audio->iec->status[4] & IEC958_AES4_CON_WORDLEN_20_16)
  592. word_length_16b = true;
  593. /* I2S configuration. See Phillips' specification */
  594. if (word_length_16b)
  595. acore.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  596. else
  597. acore.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  598. /*
  599. * The I2S input word length is twice the lenght given in the IEC-60958
  600. * status word. If the word size is greater than
  601. * 20 bits, increment by one.
  602. */
  603. acore.i2s_cfg.in_length_bits = audio->iec->status[4]
  604. & IEC958_AES4_CON_WORDLEN;
  605. if (audio->iec->status[4] & IEC958_AES4_CON_MAX_WORDLEN_24)
  606. acore.i2s_cfg.in_length_bits++;
  607. acore.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  608. acore.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  609. acore.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  610. acore.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  611. /* convert sample frequency to a number */
  612. switch (audio->iec->status[3] & IEC958_AES3_CON_FS) {
  613. case IEC958_AES3_CON_FS_32000:
  614. fs_nr = 32000;
  615. break;
  616. case IEC958_AES3_CON_FS_44100:
  617. fs_nr = 44100;
  618. break;
  619. case IEC958_AES3_CON_FS_48000:
  620. fs_nr = 48000;
  621. break;
  622. case IEC958_AES3_CON_FS_88200:
  623. fs_nr = 88200;
  624. break;
  625. case IEC958_AES3_CON_FS_96000:
  626. fs_nr = 96000;
  627. break;
  628. case IEC958_AES3_CON_FS_176400:
  629. fs_nr = 176400;
  630. break;
  631. case IEC958_AES3_CON_FS_192000:
  632. fs_nr = 192000;
  633. break;
  634. default:
  635. return -EINVAL;
  636. }
  637. err = hdmi_compute_acr(pclk, fs_nr, &n, &cts);
  638. /* Audio clock regeneration settings */
  639. acore.n = n;
  640. acore.cts = cts;
  641. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  642. acore.aud_par_busclk = 0;
  643. acore.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  644. acore.use_mclk = dss_has_feature(FEAT_HDMI_AUDIO_USE_MCLK);
  645. } else {
  646. acore.aud_par_busclk = (((128 * 31) - 1) << 8);
  647. acore.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  648. acore.use_mclk = true;
  649. }
  650. if (acore.use_mclk)
  651. acore.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  652. /* Audio channels settings */
  653. channel_count = (audio->cea->db1_ct_cc &
  654. CEA861_AUDIO_INFOFRAME_DB1CC) + 1;
  655. switch (channel_count) {
  656. case 2:
  657. audio_format.active_chnnls_msk = 0x03;
  658. break;
  659. case 3:
  660. audio_format.active_chnnls_msk = 0x07;
  661. break;
  662. case 4:
  663. audio_format.active_chnnls_msk = 0x0f;
  664. break;
  665. case 5:
  666. audio_format.active_chnnls_msk = 0x1f;
  667. break;
  668. case 6:
  669. audio_format.active_chnnls_msk = 0x3f;
  670. break;
  671. case 7:
  672. audio_format.active_chnnls_msk = 0x7f;
  673. break;
  674. case 8:
  675. audio_format.active_chnnls_msk = 0xff;
  676. break;
  677. default:
  678. return -EINVAL;
  679. }
  680. /*
  681. * the HDMI IP needs to enable four stereo channels when transmitting
  682. * more than 2 audio channels
  683. */
  684. if (channel_count == 2) {
  685. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  686. acore.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  687. acore.layout = HDMI_AUDIO_LAYOUT_2CH;
  688. } else {
  689. audio_format.stereo_channels = HDMI_AUDIO_STEREO_FOURCHANNELS;
  690. acore.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN |
  691. HDMI_AUDIO_I2S_SD1_EN | HDMI_AUDIO_I2S_SD2_EN |
  692. HDMI_AUDIO_I2S_SD3_EN;
  693. acore.layout = HDMI_AUDIO_LAYOUT_8CH;
  694. }
  695. acore.en_spdif = false;
  696. /* use sample frequency from channel status word */
  697. acore.fs_override = true;
  698. /* enable ACR packets */
  699. acore.en_acr_pkt = true;
  700. /* disable direct streaming digital audio */
  701. acore.en_dsd_audio = false;
  702. /* use parallel audio interface */
  703. acore.en_parallel_aud_input = true;
  704. /* DMA settings */
  705. if (word_length_16b)
  706. audio_dma.transfer_size = 0x10;
  707. else
  708. audio_dma.transfer_size = 0x20;
  709. audio_dma.block_size = 0xC0;
  710. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  711. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  712. /* audio FIFO format settings */
  713. if (word_length_16b) {
  714. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  715. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  716. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  717. } else {
  718. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  719. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  720. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  721. }
  722. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  723. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  724. /* disable start/stop signals of IEC 60958 blocks */
  725. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_ON;
  726. /* configure DMA and audio FIFO format*/
  727. hdmi_wp_audio_config_dma(wp, &audio_dma);
  728. hdmi_wp_audio_config_format(wp, &audio_format);
  729. /* configure the core*/
  730. hdmi_core_audio_config(core, &acore);
  731. /* configure CEA 861 audio infoframe*/
  732. hdmi_core_audio_infoframe_cfg(core, audio->cea);
  733. return 0;
  734. }
  735. int hdmi4_audio_start(struct hdmi_core_data *core, struct hdmi_wp_data *wp)
  736. {
  737. REG_FLD_MOD(hdmi_av_base(core),
  738. HDMI_CORE_AV_AUD_MODE, true, 0, 0);
  739. hdmi_wp_audio_core_req_enable(wp, true);
  740. return 0;
  741. }
  742. void hdmi4_audio_stop(struct hdmi_core_data *core, struct hdmi_wp_data *wp)
  743. {
  744. REG_FLD_MOD(hdmi_av_base(core),
  745. HDMI_CORE_AV_AUD_MODE, false, 0, 0);
  746. hdmi_wp_audio_core_req_enable(wp, false);
  747. }
  748. int hdmi4_audio_get_dma_port(u32 *offset, u32 *size)
  749. {
  750. if (!offset || !size)
  751. return -EINVAL;
  752. *offset = HDMI_WP_AUDIO_DATA;
  753. *size = 4;
  754. return 0;
  755. }
  756. #endif
  757. int hdmi4_core_init(struct platform_device *pdev, struct hdmi_core_data *core)
  758. {
  759. struct resource *res;
  760. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
  761. if (!res) {
  762. DSSERR("can't get CORE mem resource\n");
  763. return -EINVAL;
  764. }
  765. core->base = devm_ioremap_resource(&pdev->dev, res);
  766. if (IS_ERR(core->base)) {
  767. DSSERR("can't ioremap CORE\n");
  768. return PTR_ERR(core->base);
  769. }
  770. return 0;
  771. }