mt6735-clk.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Roy Chen <roy-cc.chen@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _DT_BINDINGS_CLK_MT6735_H
  15. #define _DT_BINDINGS_CLK_MT6735_H
  16. /* TOPCKGEN */
  17. #define TOP_MUX_AXI 1
  18. #define TOP_MUX_MEM 2
  19. #define TOP_MUX_DDRPHY 3
  20. #define TOP_MUX_MM 4
  21. #define TOP_MUX_PWM 5
  22. #define TOP_MUX_VDEC 6
  23. #define TOP_MUX_MFG 7
  24. #define TOP_MUX_CAMTG 8
  25. #define TOP_MUX_UART 9
  26. #define TOP_MUX_SPI 10
  27. #define TOP_MUX_USB20 11
  28. #define TOP_MUX_MSDC50_0 12
  29. #define TOP_MUX_MSDC30_0 13
  30. #define TOP_MUX_MSDC30_1 14
  31. #define TOP_MUX_MSDC30_2 15
  32. #define TOP_MUX_MSDC30_3 16
  33. #define TOP_MUX_AUDIO 17
  34. #define TOP_MUX_AUDINTBUS 18
  35. #define TOP_MUX_PMICSPI 19
  36. #define TOP_MUX_SCP 20
  37. #define TOP_MUX_ATB 21
  38. #define TOP_MUX_DPI0 22
  39. #define TOP_MUX_SCAM 23
  40. #define TOP_MUX_MFG13M 24
  41. #define TOP_MUX_AUD1 25
  42. #define TOP_MUX_AUD2 26
  43. #define TOP_MUX_IRDA 27
  44. #define TOP_MUX_IRTX 28
  45. #define TOP_MUX_DISPPWM 29
  46. #define TOP_UNIVPLL_D2 30
  47. #define TOP_UNIVPLL_D3 31
  48. #define TOP_UNIVPLL1_D2 32
  49. #define TOP_AD_APLL1_CK 33
  50. #define TOP_AD_SYS_26M_CK 34
  51. #define TOP_AD_SYS_26M_D2 35
  52. #define TOP_DMPLL_CK 36
  53. #define TOP_DMPLL_D2 37
  54. #define TOP_DMPLL_D4 38
  55. #define TOP_DMPLL_D8 39
  56. #define TOP_MMPLL_CK 40
  57. #define TOP_MSDCPLL_CK 41
  58. #define TOP_MSDCPLL_D16 42
  59. #define TOP_MSDCPLL_D2 43
  60. #define TOP_MSDCPLL_D4 44
  61. #define TOP_MSDCPLL_D8 45
  62. #define TOP_SYSPLL_D2 46
  63. #define TOP_SYSPLL_D3 47
  64. #define TOP_SYSPLL_D5 48
  65. #define TOP_SYSPLL1_D16 49
  66. #define TOP_SYSPLL1_D2 50
  67. #define TOP_SYSPLL1_D4 51
  68. #define TOP_SYSPLL1_D8 52
  69. #define TOP_SYSPLL2_D2 53
  70. #define TOP_SYSPLL2_D4 54
  71. #define TOP_SYSPLL3_D2 55
  72. #define TOP_SYSPLL3_D4 56
  73. #define TOP_SYSPLL4_D2 57
  74. #define TOP_SYSPLL4_D2_D8 58
  75. #define TOP_SYSPLL4_D4 59
  76. #define TOP_TVDPLL_CK 60
  77. #define TOP_TVDPLL_D2 61
  78. #define TOP_TVDPLL_D4 62
  79. #define TOP_UNIVPLL_D26 63
  80. #define TOP_UNIVPLL_D5 65
  81. #define TOP_UNIVPLL1_D4 66
  82. #define TOP_UNIVPLL1_D8 67
  83. #define TOP_UNIVPLL2_D2 68
  84. #define TOP_UNIVPLL2_D4 69
  85. #define TOP_UNIVPLL2_D8 70
  86. #define TOP_UNIVPLL3_D2 71
  87. #define TOP_UNIVPLL3_D4 72
  88. #define TOP_VENCPLL_CK 73
  89. #define TOP_VENCPLL_D3 74
  90. #define TOP_WHPLL_AUDIO_CK 75
  91. #define TOP_CLKPH_MCK_O 76
  92. #define TOP_DPI_CK 77
  93. #define TOP_NR_CLK 78
  94. /* APMIXED_SYS */
  95. #define APMIXED_ARMPLL 1
  96. #define APMIXED_MAINPLL 2
  97. #define APMIXED_MSDCPLL 3
  98. #define APMIXED_UNIVPLL 4
  99. #define APMIXED_MMPLL 5
  100. #define APMIXED_VENCPLL 6
  101. #define APMIXED_TVDPLL 7
  102. #define APMIXED_APLL1 8
  103. #define APMIXED_APLL2 9
  104. #define APMIXED_NR_CLK 10
  105. /* INFRA_SYS, infrasys */
  106. #define INFRA_DBGCLK 1
  107. #define INFRA_GCE 2
  108. #define INFRA_TRBG 3
  109. #define INFRA_CPUM 4
  110. #define INFRA_DEVAPC 5
  111. #define INFRA_AUDIO 6
  112. #define INFRA_GCPU 7
  113. #define INFRA_L2C_SRAM 8
  114. #define INFRA_M4U 9
  115. #define INFRA_CLDMA 10
  116. #define INFRA_CONNMCU_BUS 11
  117. #define INFRA_KP 12
  118. #define INFRA_APXGPT 13
  119. #define INFRA_SEJ 14
  120. #define INFRA_CCIF0_AP 15
  121. #define INFRA_CCIF1_AP 16
  122. #define INFRA_PMIC_SPI 17
  123. #define INFRA_PMIC_WRAP 18
  124. #define INFRA_NR_CLK 19
  125. /* PERI_SYS, perisys */
  126. #define PERI_DISP_PWM 1
  127. #define PERI_THERM 2
  128. #define PERI_PWM1 3
  129. #define PERI_PWM2 4
  130. #define PERI_PWM3 5
  131. #define PERI_PWM4 6
  132. #define PERI_PWM5 7
  133. #define PERI_PWM6 8
  134. #define PERI_PWM7 9
  135. #define PERI_PWM 10
  136. #define PERI_USB0 11
  137. #define PERI_IRDA 12
  138. #define PERI_APDMA 13
  139. #define PERI_MSDC30_0 14
  140. #define PERI_MSDC30_1 15
  141. #define PERI_MSDC30_2 16
  142. #define PERI_MSDC30_3 17
  143. #define PERI_UART0 18
  144. #define PERI_UART1 19
  145. #define PERI_UART2 20
  146. #define PERI_UART3 21
  147. #define PERI_UART4 22
  148. #define PERI_BTIF 23
  149. #define PERI_I2C0 24
  150. #define PERI_I2C1 25
  151. #define PERI_I2C2 26
  152. #define PERI_I2C3 27
  153. #define PERI_AUXADC 28
  154. #define PERI_SPI0 29
  155. #define PERI_IRTX 30
  156. #define PERI_NR_CLK 31
  157. /* MFG_SYS, mfgsys */
  158. #define MFG_BG3D 1
  159. #define MFG_NR_CLK 2
  160. /* IMG_SYS, imgsys */
  161. #define IMG_IMAGE_LARB2_SMI 1
  162. #define IMG_IMAGE_CAM_SMI 2
  163. #define IMG_IMAGE_CAM_CAM 3
  164. #define IMG_IMAGE_SEN_TG 4
  165. #define IMG_IMAGE_SEN_CAM 5
  166. #define IMG_IMAGE_CAM_SV 6
  167. #define IMG_IMAGE_SUFOD 7
  168. #define IMG_IMAGE_FD 8
  169. #define IMG_NR_CLK 9
  170. /* MM_SYS, mmsys */
  171. #define MM_DISP0_SMI_COMMON 1
  172. #define MM_DISP0_SMI_LARB0 2
  173. #define MM_DISP0_CAM_MDP 3
  174. #define MM_DISP0_MDP_RDMA 4
  175. #define MM_DISP0_MDP_RSZ0 5
  176. #define MM_DISP0_MDP_RSZ1 6
  177. #define MM_DISP0_MDP_TDSHP 7
  178. #define MM_DISP0_MDP_WDMA 8
  179. #define MM_DISP0_MDP_WROT 9
  180. #define MM_DISP0_FAKE_ENG 10
  181. #define MM_DISP0_DISP_OVL0 11
  182. #define MM_DISP0_DISP_RDMA0 12
  183. #define MM_DISP0_DISP_RDMA1 13
  184. #define MM_DISP0_DISP_WDMA0 14
  185. #define MM_DISP0_DISP_COLOR 15
  186. #define MM_DISP0_DISP_CCORR 16
  187. #define MM_DISP0_DISP_AAL 17
  188. #define MM_DISP0_DISP_GAMMA 18
  189. #define MM_DISP0_DISP_DITHER 19
  190. #define MM_DISP1_DSI_ENGINE 20
  191. #define MM_DISP1_DSI_DIGITAL 21
  192. #define MM_DISP1_DPI_ENGINE 22
  193. #define MM_DISP1_DPI_PIXEL 23
  194. #define MM_NR_CLK 24
  195. /* VDEC_SYS, vdecsys */
  196. #define VDEC0_VDEC 1
  197. #define VDEC1_LARB 2
  198. #define VDEC_NR_CLK 3
  199. /* VENC_SYS, vencsys */
  200. #define VENC_LARB 1
  201. #define VENC_VENC 2
  202. #define VENC_JPGENC 3
  203. #define VENC_JPGDEC 4
  204. #define VENC_NR_CLK 5
  205. /* AUDIO_SYS, audiosys */
  206. #define AUDIO_AFE 1
  207. #define AUDIO_I2S 2
  208. #define AUDIO_22M 3
  209. #define AUDIO_24M 4
  210. #define AUDIO_APLL2_TUNER 5
  211. #define AUDIO_APLL_TUNER 6
  212. #define AUDIO_ADC 7
  213. #define AUDIO_DAC 8
  214. #define AUDIO_DAC_PREDIS 9
  215. #define AUDIO_TML 10
  216. #define AUDIO_NR_CLK 11
  217. /* SCP_SYS */
  218. #define SCP_SYS_MD1 1
  219. #define SCP_SYS_MD2 2
  220. #define SCP_SYS_CONN 3
  221. #define SCP_SYS_DIS 4
  222. #define SCP_SYS_MFG 5
  223. #define SCP_SYS_ISP 6
  224. #define SCP_SYS_VDE 7
  225. #define SCP_SYS_VEN 8
  226. #define SCP_NR_SYSS 9
  227. #endif /* _DT_BINDINGS_CLK_MT6735_H */