reg.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * Register declarations for DA9052 PMICs.
  3. *
  4. * Copyright(c) 2011 Dialog Semiconductor Ltd.
  5. *
  6. * Author: David Dajun Chen <dchen@diasemi.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #ifndef __LINUX_MFD_DA9052_REG_H
  24. #define __LINUX_MFD_DA9052_REG_H
  25. /* PAGE REGISTERS */
  26. #define DA9052_PAGE0_CON_REG 0
  27. #define DA9052_PAGE1_CON_REG 128
  28. /* STATUS REGISTERS */
  29. #define DA9052_STATUS_A_REG 1
  30. #define DA9052_STATUS_B_REG 2
  31. #define DA9052_STATUS_C_REG 3
  32. #define DA9052_STATUS_D_REG 4
  33. /* PARK REGISTER */
  34. #define DA9052_PARK_REGISTER DA9052_STATUS_D_REG
  35. /* EVENT REGISTERS */
  36. #define DA9052_EVENT_A_REG 5
  37. #define DA9052_EVENT_B_REG 6
  38. #define DA9052_EVENT_C_REG 7
  39. #define DA9052_EVENT_D_REG 8
  40. #define DA9052_FAULTLOG_REG 9
  41. /* IRQ REGISTERS */
  42. #define DA9052_IRQ_MASK_A_REG 10
  43. #define DA9052_IRQ_MASK_B_REG 11
  44. #define DA9052_IRQ_MASK_C_REG 12
  45. #define DA9052_IRQ_MASK_D_REG 13
  46. /* CONTROL REGISTERS */
  47. #define DA9052_CONTROL_A_REG 14
  48. #define DA9052_CONTROL_B_REG 15
  49. #define DA9052_CONTROL_C_REG 16
  50. #define DA9052_CONTROL_D_REG 17
  51. #define DA9052_PDDIS_REG 18
  52. #define DA9052_INTERFACE_REG 19
  53. #define DA9052_RESET_REG 20
  54. /* GPIO REGISTERS */
  55. #define DA9052_GPIO_0_1_REG 21
  56. #define DA9052_GPIO_2_3_REG 22
  57. #define DA9052_GPIO_4_5_REG 23
  58. #define DA9052_GPIO_6_7_REG 24
  59. #define DA9052_GPIO_14_15_REG 28
  60. /* POWER SEQUENCER CONTROL REGISTERS */
  61. #define DA9052_ID_0_1_REG 29
  62. #define DA9052_ID_2_3_REG 30
  63. #define DA9052_ID_4_5_REG 31
  64. #define DA9052_ID_6_7_REG 32
  65. #define DA9052_ID_8_9_REG 33
  66. #define DA9052_ID_10_11_REG 34
  67. #define DA9052_ID_12_13_REG 35
  68. #define DA9052_ID_14_15_REG 36
  69. #define DA9052_ID_16_17_REG 37
  70. #define DA9052_ID_18_19_REG 38
  71. #define DA9052_ID_20_21_REG 39
  72. #define DA9052_SEQ_STATUS_REG 40
  73. #define DA9052_SEQ_A_REG 41
  74. #define DA9052_SEQ_B_REG 42
  75. #define DA9052_SEQ_TIMER_REG 43
  76. /* LDO AND BUCK REGISTERS */
  77. #define DA9052_BUCKA_REG 44
  78. #define DA9052_BUCKB_REG 45
  79. #define DA9052_BUCKCORE_REG 46
  80. #define DA9052_BUCKPRO_REG 47
  81. #define DA9052_BUCKMEM_REG 48
  82. #define DA9052_BUCKPERI_REG 49
  83. #define DA9052_LDO1_REG 50
  84. #define DA9052_LDO2_REG 51
  85. #define DA9052_LDO3_REG 52
  86. #define DA9052_LDO4_REG 53
  87. #define DA9052_LDO5_REG 54
  88. #define DA9052_LDO6_REG 55
  89. #define DA9052_LDO7_REG 56
  90. #define DA9052_LDO8_REG 57
  91. #define DA9052_LDO9_REG 58
  92. #define DA9052_LDO10_REG 59
  93. #define DA9052_SUPPLY_REG 60
  94. #define DA9052_PULLDOWN_REG 61
  95. #define DA9052_CHGBUCK_REG 62
  96. #define DA9052_WAITCONT_REG 63
  97. #define DA9052_ISET_REG 64
  98. #define DA9052_BATCHG_REG 65
  99. /* BATTERY CONTROL REGISTRS */
  100. #define DA9052_CHG_CONT_REG 66
  101. #define DA9052_INPUT_CONT_REG 67
  102. #define DA9052_CHG_TIME_REG 68
  103. #define DA9052_BBAT_CONT_REG 69
  104. /* LED CONTROL REGISTERS */
  105. #define DA9052_BOOST_REG 70
  106. #define DA9052_LED_CONT_REG 71
  107. #define DA9052_LEDMIN123_REG 72
  108. #define DA9052_LED1_CONF_REG 73
  109. #define DA9052_LED2_CONF_REG 74
  110. #define DA9052_LED3_CONF_REG 75
  111. #define DA9052_LED1CONT_REG 76
  112. #define DA9052_LED2CONT_REG 77
  113. #define DA9052_LED3CONT_REG 78
  114. #define DA9052_LED_CONT_4_REG 79
  115. #define DA9052_LED_CONT_5_REG 80
  116. /* ADC CONTROL REGISTERS */
  117. #define DA9052_ADC_MAN_REG 81
  118. #define DA9052_ADC_CONT_REG 82
  119. #define DA9052_ADC_RES_L_REG 83
  120. #define DA9052_ADC_RES_H_REG 84
  121. #define DA9052_VDD_RES_REG 85
  122. #define DA9052_VDD_MON_REG 86
  123. #define DA9052_ICHG_AV_REG 87
  124. #define DA9052_ICHG_THD_REG 88
  125. #define DA9052_ICHG_END_REG 89
  126. #define DA9052_TBAT_RES_REG 90
  127. #define DA9052_TBAT_HIGHP_REG 91
  128. #define DA9052_TBAT_HIGHN_REG 92
  129. #define DA9052_TBAT_LOW_REG 93
  130. #define DA9052_T_OFFSET_REG 94
  131. #define DA9052_ADCIN4_RES_REG 95
  132. #define DA9052_AUTO4_HIGH_REG 96
  133. #define DA9052_AUTO4_LOW_REG 97
  134. #define DA9052_ADCIN5_RES_REG 98
  135. #define DA9052_AUTO5_HIGH_REG 99
  136. #define DA9052_AUTO5_LOW_REG 100
  137. #define DA9052_ADCIN6_RES_REG 101
  138. #define DA9052_AUTO6_HIGH_REG 102
  139. #define DA9052_AUTO6_LOW_REG 103
  140. #define DA9052_TJUNC_RES_REG 104
  141. /* TSI CONTROL REGISTERS */
  142. #define DA9052_TSI_CONT_A_REG 105
  143. #define DA9052_TSI_CONT_B_REG 106
  144. #define DA9052_TSI_X_MSB_REG 107
  145. #define DA9052_TSI_Y_MSB_REG 108
  146. #define DA9052_TSI_LSB_REG 109
  147. #define DA9052_TSI_Z_MSB_REG 110
  148. /* RTC COUNT REGISTERS */
  149. #define DA9052_COUNT_S_REG 111
  150. #define DA9052_COUNT_MI_REG 112
  151. #define DA9052_COUNT_H_REG 113
  152. #define DA9052_COUNT_D_REG 114
  153. #define DA9052_COUNT_MO_REG 115
  154. #define DA9052_COUNT_Y_REG 116
  155. /* RTC CONTROL REGISTERS */
  156. #define DA9052_ALARM_MI_REG 117
  157. #define DA9052_ALARM_H_REG 118
  158. #define DA9052_ALARM_D_REG 119
  159. #define DA9052_ALARM_MO_REG 120
  160. #define DA9052_ALARM_Y_REG 121
  161. #define DA9052_SECOND_A_REG 122
  162. #define DA9052_SECOND_B_REG 123
  163. #define DA9052_SECOND_C_REG 124
  164. #define DA9052_SECOND_D_REG 125
  165. /* PAGE CONFIGURATION BIT */
  166. #define DA9052_PAGE_CONF 0X80
  167. /* STATUS REGISTER A BITS */
  168. #define DA9052_STATUSA_VDATDET 0X80
  169. #define DA9052_STATUSA_VBUSSEL 0X40
  170. #define DA9052_STATUSA_DCINSEL 0X20
  171. #define DA9052_STATUSA_VBUSDET 0X10
  172. #define DA9052_STATUSA_DCINDET 0X08
  173. #define DA9052_STATUSA_IDGND 0X04
  174. #define DA9052_STATUSA_IDFLOAT 0X02
  175. #define DA9052_STATUSA_NONKEY 0X01
  176. /* STATUS REGISTER B BITS */
  177. #define DA9052_STATUSB_COMPDET 0X80
  178. #define DA9052_STATUSB_SEQUENCING 0X40
  179. #define DA9052_STATUSB_GPFB2 0X20
  180. #define DA9052_STATUSB_CHGTO 0X10
  181. #define DA9052_STATUSB_CHGEND 0X08
  182. #define DA9052_STATUSB_CHGLIM 0X04
  183. #define DA9052_STATUSB_CHGPRE 0X02
  184. #define DA9052_STATUSB_CHGATT 0X01
  185. /* STATUS REGISTER C BITS */
  186. #define DA9052_STATUSC_GPI7 0X80
  187. #define DA9052_STATUSC_GPI6 0X40
  188. #define DA9052_STATUSC_GPI5 0X20
  189. #define DA9052_STATUSC_GPI4 0X10
  190. #define DA9052_STATUSC_GPI3 0X08
  191. #define DA9052_STATUSC_GPI2 0X04
  192. #define DA9052_STATUSC_GPI1 0X02
  193. #define DA9052_STATUSC_GPI0 0X01
  194. /* STATUS REGISTER D BITS */
  195. #define DA9052_STATUSD_GPI15 0X80
  196. #define DA9052_STATUSD_GPI14 0X40
  197. #define DA9052_STATUSD_GPI13 0X20
  198. #define DA9052_STATUSD_GPI12 0X10
  199. #define DA9052_STATUSD_GPI11 0X08
  200. #define DA9052_STATUSD_GPI10 0X04
  201. #define DA9052_STATUSD_GPI9 0X02
  202. #define DA9052_STATUSD_GPI8 0X01
  203. /* EVENT REGISTER A BITS */
  204. #define DA9052_EVENTA_ECOMP1V2 0X80
  205. #define DA9052_EVENTA_ESEQRDY 0X40
  206. #define DA9052_EVENTA_EALRAM 0X20
  207. #define DA9052_EVENTA_EVDDLOW 0X10
  208. #define DA9052_EVENTA_EVBUSREM 0X08
  209. #define DA9052_EVENTA_EDCINREM 0X04
  210. #define DA9052_EVENTA_EVBUSDET 0X02
  211. #define DA9052_EVENTA_EDCINDET 0X01
  212. /* EVENT REGISTER B BITS */
  213. #define DA9052_EVENTB_ETSIREADY 0X80
  214. #define DA9052_EVENTB_EPENDOWN 0X40
  215. #define DA9052_EVENTB_EADCEOM 0X20
  216. #define DA9052_EVENTB_ETBAT 0X10
  217. #define DA9052_EVENTB_ECHGEND 0X08
  218. #define DA9052_EVENTB_EIDGND 0X04
  219. #define DA9052_EVENTB_EIDFLOAT 0X02
  220. #define DA9052_EVENTB_ENONKEY 0X01
  221. /* EVENT REGISTER C BITS */
  222. #define DA9052_EVENTC_EGPI7 0X80
  223. #define DA9052_EVENTC_EGPI6 0X40
  224. #define DA9052_EVENTC_EGPI5 0X20
  225. #define DA9052_EVENTC_EGPI4 0X10
  226. #define DA9052_EVENTC_EGPI3 0X08
  227. #define DA9052_EVENTC_EGPI2 0X04
  228. #define DA9052_EVENTC_EGPI1 0X02
  229. #define DA9052_EVENTC_EGPI0 0X01
  230. /* EVENT REGISTER D BITS */
  231. #define DA9052_EVENTD_EGPI15 0X80
  232. #define DA9052_EVENTD_EGPI14 0X40
  233. #define DA9052_EVENTD_EGPI13 0X20
  234. #define DA9052_EVENTD_EGPI12 0X10
  235. #define DA9052_EVENTD_EGPI11 0X08
  236. #define DA9052_EVENTD_EGPI10 0X04
  237. #define DA9052_EVENTD_EGPI9 0X02
  238. #define DA9052_EVENTD_EGPI8 0X01
  239. /* IRQ MASK REGISTERS BITS */
  240. #define DA9052_M_NONKEY 0X0100
  241. /* TSI EVENT REGISTERS BITS */
  242. #define DA9052_E_PEN_DOWN 0X4000
  243. #define DA9052_E_TSI_READY 0X8000
  244. /* FAULT LOG REGISTER BITS */
  245. #define DA9052_FAULTLOG_WAITSET 0X80
  246. #define DA9052_FAULTLOG_NSDSET 0X40
  247. #define DA9052_FAULTLOG_KEYSHUT 0X20
  248. #define DA9052_FAULTLOG_TEMPOVER 0X08
  249. #define DA9052_FAULTLOG_VDDSTART 0X04
  250. #define DA9052_FAULTLOG_VDDFAULT 0X02
  251. #define DA9052_FAULTLOG_TWDERROR 0X01
  252. /* CONTROL REGISTER A BITS */
  253. #define DA9052_CONTROLA_GPIV 0X80
  254. #define DA9052_CONTROLA_PMOTYPE 0X20
  255. #define DA9052_CONTROLA_PMOV 0X10
  256. #define DA9052_CONTROLA_PMIV 0X08
  257. #define DA9052_CONTROLA_PMIFV 0X08
  258. #define DA9052_CONTROLA_PWR1EN 0X04
  259. #define DA9052_CONTROLA_PWREN 0X02
  260. #define DA9052_CONTROLA_SYSEN 0X01
  261. /* CONTROL REGISTER B BITS */
  262. #define DA9052_CONTROLB_SHUTDOWN 0X80
  263. #define DA9052_CONTROLB_DEEPSLEEP 0X40
  264. #define DA9052_CONTROL_B_WRITEMODE 0X20
  265. #define DA9052_CONTROLB_BBATEN 0X10
  266. #define DA9052_CONTROLB_OTPREADEN 0X08
  267. #define DA9052_CONTROLB_AUTOBOOT 0X04
  268. #define DA9052_CONTROLB_ACTDIODE 0X02
  269. #define DA9052_CONTROLB_BUCKMERGE 0X01
  270. /* CONTROL REGISTER C BITS */
  271. #define DA9052_CONTROLC_BLINKDUR 0X80
  272. #define DA9052_CONTROLC_BLINKFRQ 0X60
  273. #define DA9052_CONTROLC_DEBOUNCING 0X1C
  274. #define DA9052_CONTROLC_PMFB2PIN 0X02
  275. #define DA9052_CONTROLC_PMFB1PIN 0X01
  276. /* CONTROL REGISTER D BITS */
  277. #define DA9052_CONTROLD_WATCHDOG 0X80
  278. #define DA9052_CONTROLD_ACCDETEN 0X40
  279. #define DA9052_CONTROLD_GPI1415SD 0X20
  280. #define DA9052_CONTROLD_NONKEYSD 0X10
  281. #define DA9052_CONTROLD_KEEPACTEN 0X08
  282. #define DA9052_CONTROLD_TWDSCALE 0X07
  283. /* POWER DOWN DISABLE REGISTER BITS */
  284. #define DA9052_PDDIS_PMCONTPD 0X80
  285. #define DA9052_PDDIS_OUT32KPD 0X40
  286. #define DA9052_PDDIS_CHGBBATPD 0X20
  287. #define DA9052_PDDIS_CHGPD 0X10
  288. #define DA9052_PDDIS_HS2WIREPD 0X08
  289. #define DA9052_PDDIS_PMIFPD 0X04
  290. #define DA9052_PDDIS_GPADCPD 0X02
  291. #define DA9052_PDDIS_GPIOPD 0X01
  292. /* CONTROL REGISTER D BITS */
  293. #define DA9052_INTERFACE_IFBASEADDR 0XE0
  294. #define DA9052_INTERFACE_NCSPOL 0X10
  295. #define DA9052_INTERFACE_RWPOL 0X08
  296. #define DA9052_INTERFACE_CPHA 0X04
  297. #define DA9052_INTERFACE_CPOL 0X02
  298. #define DA9052_INTERFACE_IFTYPE 0X01
  299. /* CONTROL REGISTER D BITS */
  300. #define DA9052_RESET_RESETEVENT 0XC0
  301. #define DA9052_RESET_RESETTIMER 0X3F
  302. /* GPIO REGISTERS */
  303. /* GPIO CONTROL REGISTER BITS */
  304. #define DA9052_GPIO_EVEN_PORT_PIN 0X03
  305. #define DA9052_GPIO_EVEN_PORT_TYPE 0X04
  306. #define DA9052_GPIO_EVEN_PORT_MODE 0X08
  307. #define DA9052_GPIO_ODD_PORT_PIN 0X30
  308. #define DA9052_GPIO_ODD_PORT_TYPE 0X40
  309. #define DA9052_GPIO_ODD_PORT_MODE 0X80
  310. /*POWER SEQUENCER REGISTER BITS */
  311. /* SEQ CONTROL REGISTER BITS FOR ID 0 AND 1 */
  312. #define DA9052_ID01_LDO1STEP 0XF0
  313. #define DA9052_ID01_SYSPRE 0X04
  314. #define DA9052_ID01_DEFSUPPLY 0X02
  315. #define DA9052_ID01_NRESMODE 0X01
  316. /* SEQ CONTROL REGISTER BITS FOR ID 2 AND 3 */
  317. #define DA9052_ID23_LDO3STEP 0XF0
  318. #define DA9052_ID23_LDO2STEP 0X0F
  319. /* SEQ CONTROL REGISTER BITS FOR ID 4 AND 5 */
  320. #define DA9052_ID45_LDO5STEP 0XF0
  321. #define DA9052_ID45_LDO4STEP 0X0F
  322. /* SEQ CONTROL REGISTER BITS FOR ID 6 AND 7 */
  323. #define DA9052_ID67_LDO7STEP 0XF0
  324. #define DA9052_ID67_LDO6STEP 0X0F
  325. /* SEQ CONTROL REGISTER BITS FOR ID 8 AND 9 */
  326. #define DA9052_ID89_LDO9STEP 0XF0
  327. #define DA9052_ID89_LDO8STEP 0X0F
  328. /* SEQ CONTROL REGISTER BITS FOR ID 10 AND 11 */
  329. #define DA9052_ID1011_PDDISSTEP 0XF0
  330. #define DA9052_ID1011_LDO10STEP 0X0F
  331. /* SEQ CONTROL REGISTER BITS FOR ID 12 AND 13 */
  332. #define DA9052_ID1213_VMEMSWSTEP 0XF0
  333. #define DA9052_ID1213_VPERISWSTEP 0X0F
  334. /* SEQ CONTROL REGISTER BITS FOR ID 14 AND 15 */
  335. #define DA9052_ID1415_BUCKPROSTEP 0XF0
  336. #define DA9052_ID1415_BUCKCORESTEP 0X0F
  337. /* SEQ CONTROL REGISTER BITS FOR ID 16 AND 17 */
  338. #define DA9052_ID1617_BUCKPERISTEP 0XF0
  339. #define DA9052_ID1617_BUCKMEMSTEP 0X0F
  340. /* SEQ CONTROL REGISTER BITS FOR ID 18 AND 19 */
  341. #define DA9052_ID1819_GPRISE2STEP 0XF0
  342. #define DA9052_ID1819_GPRISE1STEP 0X0F
  343. /* SEQ CONTROL REGISTER BITS FOR ID 20 AND 21 */
  344. #define DA9052_ID2021_GPFALL2STEP 0XF0
  345. #define DA9052_ID2021_GPFALL1STEP 0X0F
  346. /* POWER SEQ STATUS REGISTER BITS */
  347. #define DA9052_SEQSTATUS_SEQPOINTER 0XF0
  348. #define DA9052_SEQSTATUS_WAITSTEP 0X0F
  349. /* POWER SEQ A REGISTER BITS */
  350. #define DA9052_SEQA_POWEREND 0XF0
  351. #define DA9052_SEQA_SYSTEMEND 0X0F
  352. /* POWER SEQ B REGISTER BITS */
  353. #define DA9052_SEQB_PARTDOWN 0XF0
  354. #define DA9052_SEQB_MAXCOUNT 0X0F
  355. /* POWER SEQ TIMER REGISTER BITS */
  356. #define DA9052_SEQTIMER_SEQDUMMY 0XF0
  357. #define DA9052_SEQTIMER_SEQTIME 0X0F
  358. /*POWER SUPPLY CONTROL REGISTER BITS */
  359. /* BUCK REGISTER A BITS */
  360. #define DA9052_BUCKA_BPROILIM 0XC0
  361. #define DA9052_BUCKA_BPROMODE 0X30
  362. #define DA9052_BUCKA_BCOREILIM 0X0C
  363. #define DA9052_BUCKA_BCOREMODE 0X03
  364. /* BUCK REGISTER B BITS */
  365. #define DA9052_BUCKB_BERIILIM 0XC0
  366. #define DA9052_BUCKB_BPERIMODE 0X30
  367. #define DA9052_BUCKB_BMEMILIM 0X0C
  368. #define DA9052_BUCKB_BMEMMODE 0X03
  369. /* BUCKCORE REGISTER BITS */
  370. #define DA9052_BUCKCORE_BCORECONF 0X80
  371. #define DA9052_BUCKCORE_BCOREEN 0X40
  372. #define DA9052_BUCKCORE_VBCORE 0X3F
  373. /* BUCKPRO REGISTER BITS */
  374. #define DA9052_BUCKPRO_BPROCONF 0X80
  375. #define DA9052_BUCKPRO_BPROEN 0X40
  376. #define DA9052_BUCKPRO_VBPRO 0X3F
  377. /* BUCKMEM REGISTER BITS */
  378. #define DA9052_BUCKMEM_BMEMCONF 0X80
  379. #define DA9052_BUCKMEM_BMEMEN 0X40
  380. #define DA9052_BUCKMEM_VBMEM 0X3F
  381. /* BUCKPERI REGISTER BITS */
  382. #define DA9052_BUCKPERI_BPERICONF 0X80
  383. #define DA9052_BUCKPERI_BPERIEN 0X40
  384. #define DA9052_BUCKPERI_BPERIHS 0X20
  385. #define DA9052_BUCKPERI_VBPERI 0X1F
  386. /* LDO1 REGISTER BITS */
  387. #define DA9052_LDO1_LDO1CONF 0X80
  388. #define DA9052_LDO1_LDO1EN 0X40
  389. #define DA9052_LDO1_VLDO1 0X1F
  390. /* LDO2 REGISTER BITS */
  391. #define DA9052_LDO2_LDO2CONF 0X80
  392. #define DA9052_LDO2_LDO2EN 0X40
  393. #define DA9052_LDO2_VLDO2 0X3F
  394. /* LDO3 REGISTER BITS */
  395. #define DA9052_LDO3_LDO3CONF 0X80
  396. #define DA9052_LDO3_LDO3EN 0X40
  397. #define DA9052_LDO3_VLDO3 0X3F
  398. /* LDO4 REGISTER BITS */
  399. #define DA9052_LDO4_LDO4CONF 0X80
  400. #define DA9052_LDO4_LDO4EN 0X40
  401. #define DA9052_LDO4_VLDO4 0X3F
  402. /* LDO5 REGISTER BITS */
  403. #define DA9052_LDO5_LDO5CONF 0X80
  404. #define DA9052_LDO5_LDO5EN 0X40
  405. #define DA9052_LDO5_VLDO5 0X3F
  406. /* LDO6 REGISTER BITS */
  407. #define DA9052_LDO6_LDO6CONF 0X80
  408. #define DA9052_LDO6_LDO6EN 0X40
  409. #define DA9052_LDO6_VLDO6 0X3F
  410. /* LDO7 REGISTER BITS */
  411. #define DA9052_LDO7_LDO7CONF 0X80
  412. #define DA9052_LDO7_LDO7EN 0X40
  413. #define DA9052_LDO7_VLDO7 0X3F
  414. /* LDO8 REGISTER BITS */
  415. #define DA9052_LDO8_LDO8CONF 0X80
  416. #define DA9052_LDO8_LDO8EN 0X40
  417. #define DA9052_LDO8_VLDO8 0X3F
  418. /* LDO9 REGISTER BITS */
  419. #define DA9052_LDO9_LDO9CONF 0X80
  420. #define DA9052_LDO9_LDO9EN 0X40
  421. #define DA9052_LDO9_VLDO9 0X3F
  422. /* LDO10 REGISTER BITS */
  423. #define DA9052_LDO10_LDO10CONF 0X80
  424. #define DA9052_LDO10_LDO10EN 0X40
  425. #define DA9052_LDO10_VLDO10 0X3F
  426. /* SUPPLY REGISTER BITS */
  427. #define DA9052_SUPPLY_VLOCK 0X80
  428. #define DA9052_SUPPLY_VMEMSWEN 0X40
  429. #define DA9052_SUPPLY_VPERISWEN 0X20
  430. #define DA9052_SUPPLY_VLDO3GO 0X10
  431. #define DA9052_SUPPLY_VLDO2GO 0X08
  432. #define DA9052_SUPPLY_VBMEMGO 0X04
  433. #define DA9052_SUPPLY_VBPROGO 0X02
  434. #define DA9052_SUPPLY_VBCOREGO 0X01
  435. /* PULLDOWN REGISTER BITS */
  436. #define DA9052_PULLDOWN_LDO5PDDIS 0X20
  437. #define DA9052_PULLDOWN_LDO2PDDIS 0X10
  438. #define DA9052_PULLDOWN_LDO1PDDIS 0X08
  439. #define DA9052_PULLDOWN_MEMPDDIS 0X04
  440. #define DA9052_PULLDOWN_PROPDDIS 0X02
  441. #define DA9052_PULLDOWN_COREPDDIS 0X01
  442. /* BAT CHARGER REGISTER BITS */
  443. /* CHARGER BUCK REGISTER BITS */
  444. #define DA9052_CHGBUCK_CHGTEMP 0X80
  445. #define DA9052_CHGBUCK_CHGUSBILIM 0X40
  446. #define DA9052_CHGBUCK_CHGBUCKLP 0X20
  447. #define DA9052_CHGBUCK_CHGBUCKEN 0X10
  448. #define DA9052_CHGBUCK_ISETBUCK 0X0F
  449. /* WAIT COUNTER REGISTER BITS */
  450. #define DA9052_WAITCONT_WAITDIR 0X80
  451. #define DA9052_WAITCONT_RTCCLOCK 0X40
  452. #define DA9052_WAITCONT_WAITMODE 0X20
  453. #define DA9052_WAITCONT_EN32KOUT 0X10
  454. #define DA9052_WAITCONT_DELAYTIME 0X0F
  455. /* ISET CONTROL REGISTER BITS */
  456. #define DA9052_ISET_ISETDCIN 0XF0
  457. #define DA9052_ISET_ISETVBUS 0X0F
  458. /* BATTERY CHARGER CONTROL REGISTER BITS */
  459. #define DA9052_BATCHG_ICHGPRE 0XC0
  460. #define DA9052_BATCHG_ICHGBAT 0X3F
  461. /* CHARGER COUNTER REGISTER BITS */
  462. #define DA9052_CHG_CONT_VCHG_BAT 0XF8
  463. #define DA9052_CHG_CONT_TCTR 0X07
  464. /* INPUT CONTROL REGISTER BITS */
  465. #define DA9052_INPUT_CONT_TCTR_MODE 0X80
  466. #define DA9052_INPUT_CONT_VBUS_SUSP 0X10
  467. #define DA9052_INPUT_CONT_DCIN_SUSP 0X08
  468. /* CHARGING TIME REGISTER BITS */
  469. #define DA9052_CHGTIME_CHGTIME 0XFF
  470. /* BACKUP BATTERY CONTROL REGISTER BITS */
  471. #define DA9052_BBATCONT_BCHARGERISET 0XF0
  472. #define DA9052_BBATCONT_BCHARGERVSET 0X0F
  473. /* LED REGISTERS BITS */
  474. /* LED BOOST REGISTER BITS */
  475. #define DA9052_BOOST_EBFAULT 0X80
  476. #define DA9052_BOOST_MBFAULT 0X40
  477. #define DA9052_BOOST_BOOSTFRQ 0X20
  478. #define DA9052_BOOST_BOOSTILIM 0X10
  479. #define DA9052_BOOST_LED3INEN 0X08
  480. #define DA9052_BOOST_LED2INEN 0X04
  481. #define DA9052_BOOST_LED1INEN 0X02
  482. #define DA9052_BOOST_BOOSTEN 0X01
  483. /* LED CONTROL REGISTER BITS */
  484. #define DA9052_LEDCONT_SELLEDMODE 0X80
  485. #define DA9052_LEDCONT_LED3ICONT 0X40
  486. #define DA9052_LEDCONT_LED3RAMP 0X20
  487. #define DA9052_LEDCONT_LED3EN 0X10
  488. #define DA9052_LEDCONT_LED2RAMP 0X08
  489. #define DA9052_LEDCONT_LED2EN 0X04
  490. #define DA9052_LEDCONT_LED1RAMP 0X02
  491. #define DA9052_LEDCONT_LED1EN 0X01
  492. /* LEDMIN123 REGISTER BIT */
  493. #define DA9052_LEDMIN123_LEDMINCURRENT 0XFF
  494. /* LED1CONF REGISTER BIT */
  495. #define DA9052_LED1CONF_LED1CURRENT 0XFF
  496. /* LED2CONF REGISTER BIT */
  497. #define DA9052_LED2CONF_LED2CURRENT 0XFF
  498. /* LED3CONF REGISTER BIT */
  499. #define DA9052_LED3CONF_LED3CURRENT 0XFF
  500. /* LED COUNT REGISTER BIT */
  501. #define DA9052_LED_CONT_DIM 0X80
  502. /* ADC MAN REGISTERS BITS */
  503. #define DA9052_ADC_MAN_MAN_CONV 0X10
  504. #define DA9052_ADC_MAN_MUXSEL_VDDOUT 0X00
  505. #define DA9052_ADC_MAN_MUXSEL_ICH 0X01
  506. #define DA9052_ADC_MAN_MUXSEL_TBAT 0X02
  507. #define DA9052_ADC_MAN_MUXSEL_VBAT 0X03
  508. #define DA9052_ADC_MAN_MUXSEL_AD4 0X04
  509. #define DA9052_ADC_MAN_MUXSEL_AD5 0X05
  510. #define DA9052_ADC_MAN_MUXSEL_AD6 0X06
  511. #define DA9052_ADC_MAN_MUXSEL_VBBAT 0X09
  512. /* ADC CONTROL REGSISTERS BITS */
  513. #define DA9052_ADCCONT_COMP1V2EN 0X80
  514. #define DA9052_ADCCONT_ADCMODE 0X40
  515. #define DA9052_ADCCONT_TBATISRCEN 0X20
  516. #define DA9052_ADCCONT_AD4ISRCEN 0X10
  517. #define DA9052_ADCCONT_AUTOAD6EN 0X08
  518. #define DA9052_ADCCONT_AUTOAD5EN 0X04
  519. #define DA9052_ADCCONT_AUTOAD4EN 0X02
  520. #define DA9052_ADCCONT_AUTOVDDEN 0X01
  521. /* ADC 10 BIT MANUAL CONVERSION RESULT LOW REGISTER */
  522. #define DA9052_ADC_RES_LSB 0X03
  523. /* ADC 10 BIT MANUAL CONVERSION RESULT HIGH REGISTER */
  524. #define DA9052_ADCRESH_ADCRESMSB 0XFF
  525. /* VDD RES REGSISTER BIT*/
  526. #define DA9052_VDDRES_VDDOUTRES 0XFF
  527. /* VDD MON REGSISTER BIT */
  528. #define DA9052_VDDMON_VDDOUTMON 0XFF
  529. /* ICHG_AV REGSISTER BIT */
  530. #define DA9052_ICHGAV_ICHGAV 0XFF
  531. /* ICHG_THD REGSISTER BIT */
  532. #define DA9052_ICHGTHD_ICHGTHD 0XFF
  533. /* ICHG_END REGSISTER BIT */
  534. #define DA9052_ICHGEND_ICHGEND 0XFF
  535. /* TBAT_RES REGSISTER BIT */
  536. #define DA9052_TBATRES_TBATRES 0XFF
  537. /* TBAT_HIGHP REGSISTER BIT */
  538. #define DA9052_TBATHIGHP_TBATHIGHP 0XFF
  539. /* TBAT_HIGHN REGSISTER BIT */
  540. #define DA9052_TBATHIGHN_TBATHIGHN 0XFF
  541. /* TBAT_LOW REGSISTER BIT */
  542. #define DA9052_TBATLOW_TBATLOW 0XFF
  543. /* T_OFFSET REGSISTER BIT */
  544. #define DA9052_TOFFSET_TOFFSET 0XFF
  545. /* ADCIN4_RES REGSISTER BIT */
  546. #define DA9052_ADCIN4RES_ADCIN4RES 0XFF
  547. /* ADCIN4_HIGH REGSISTER BIT */
  548. #define DA9052_AUTO4HIGH_AUTO4HIGH 0XFF
  549. /* ADCIN4_LOW REGSISTER BIT */
  550. #define DA9052_AUTO4LOW_AUTO4LOW 0XFF
  551. /* ADCIN5_RES REGSISTER BIT */
  552. #define DA9052_ADCIN5RES_ADCIN5RES 0XFF
  553. /* ADCIN5_HIGH REGSISTER BIT */
  554. #define DA9052_AUTO5HIGH_AUTOHIGH 0XFF
  555. /* ADCIN5_LOW REGSISTER BIT */
  556. #define DA9052_AUTO5LOW_AUTO5LOW 0XFF
  557. /* ADCIN6_RES REGSISTER BIT */
  558. #define DA9052_ADCIN6RES_ADCIN6RES 0XFF
  559. /* ADCIN6_HIGH REGSISTER BIT */
  560. #define DA9052_AUTO6HIGH_AUTO6HIGH 0XFF
  561. /* ADCIN6_LOW REGSISTER BIT */
  562. #define DA9052_AUTO6LOW_AUTO6LOW 0XFF
  563. /* TJUNC_RES REGSISTER BIT*/
  564. #define DA9052_TJUNCRES_TJUNCRES 0XFF
  565. /* TSI REGISTER */
  566. /* TSI CONTROL REGISTER A BITS */
  567. #define DA9052_TSICONTA_TSIDELAY 0XC0
  568. #define DA9052_TSICONTA_TSISKIP 0X38
  569. #define DA9052_TSICONTA_TSIMODE 0X04
  570. #define DA9052_TSICONTA_PENDETEN 0X02
  571. #define DA9052_TSICONTA_AUTOTSIEN 0X01
  572. /* TSI CONTROL REGISTER B BITS */
  573. #define DA9052_TSICONTB_ADCREF 0X80
  574. #define DA9052_TSICONTB_TSIMAN 0X40
  575. #define DA9052_TSICONTB_TSIMUX 0X30
  576. #define DA9052_TSICONTB_TSISEL3 0X08
  577. #define DA9052_TSICONTB_TSISEL2 0X04
  578. #define DA9052_TSICONTB_TSISEL1 0X02
  579. #define DA9052_TSICONTB_TSISEL0 0X01
  580. /* TSI X CO-ORDINATE MSB RESULT REGISTER BITS */
  581. #define DA9052_TSIXMSB_TSIXM 0XFF
  582. /* TSI Y CO-ORDINATE MSB RESULT REGISTER BITS */
  583. #define DA9052_TSIYMSB_TSIYM 0XFF
  584. /* TSI CO-ORDINATE LSB RESULT REGISTER BITS */
  585. #define DA9052_TSILSB_PENDOWN 0X40
  586. #define DA9052_TSILSB_TSIZL 0X30
  587. #define DA9052_TSILSB_TSIYL 0X0C
  588. #define DA9052_TSILSB_TSIXL 0X03
  589. /* TSI Z MEASUREMENT MSB RESULT REGISTER BIT */
  590. #define DA9052_TSIZMSB_TSIZM 0XFF
  591. /* RTC REGISTER */
  592. /* RTC TIMER SECONDS REGISTER BITS */
  593. #define DA9052_COUNTS_MONITOR 0X40
  594. #define DA9052_RTC_SEC 0X3F
  595. /* RTC TIMER MINUTES REGISTER BIT */
  596. #define DA9052_RTC_MIN 0X3F
  597. /* RTC TIMER HOUR REGISTER BIT */
  598. #define DA9052_RTC_HOUR 0X1F
  599. /* RTC TIMER DAYS REGISTER BIT */
  600. #define DA9052_RTC_DAY 0X1F
  601. /* RTC TIMER MONTHS REGISTER BIT */
  602. #define DA9052_RTC_MONTH 0X0F
  603. /* RTC TIMER YEARS REGISTER BIT */
  604. #define DA9052_RTC_YEAR 0X3F
  605. /* RTC ALARM MINUTES REGISTER BITS */
  606. #define DA9052_ALARMM_I_TICK_TYPE 0X80
  607. #define DA9052_ALARMMI_ALARMTYPE 0X40
  608. /* RTC ALARM YEARS REGISTER BITS */
  609. #define DA9052_ALARM_Y_TICK_ON 0X80
  610. #define DA9052_ALARM_Y_ALARM_ON 0X40
  611. /* RTC SECONDS REGISTER A BITS */
  612. #define DA9052_SECONDA_SECONDSA 0XFF
  613. /* RTC SECONDS REGISTER B BITS */
  614. #define DA9052_SECONDB_SECONDSB 0XFF
  615. /* RTC SECONDS REGISTER C BITS */
  616. #define DA9052_SECONDC_SECONDSC 0XFF
  617. /* RTC SECONDS REGISTER D BITS */
  618. #define DA9052_SECONDD_SECONDSD 0XFF
  619. #endif
  620. /* __LINUX_MFD_DA9052_REG_H */