nvme.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * Definitions for the NVM Express interface
  3. * Copyright (c) 2011-2014, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #ifndef _UAPI_LINUX_NVME_H
  15. #define _UAPI_LINUX_NVME_H
  16. #include <linux/types.h>
  17. struct nvme_id_power_state {
  18. __le16 max_power; /* centiwatts */
  19. __u8 rsvd2;
  20. __u8 flags;
  21. __le32 entry_lat; /* microseconds */
  22. __le32 exit_lat; /* microseconds */
  23. __u8 read_tput;
  24. __u8 read_lat;
  25. __u8 write_tput;
  26. __u8 write_lat;
  27. __le16 idle_power;
  28. __u8 idle_scale;
  29. __u8 rsvd19;
  30. __le16 active_power;
  31. __u8 active_work_scale;
  32. __u8 rsvd23[9];
  33. };
  34. enum {
  35. NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
  36. NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
  37. };
  38. struct nvme_id_ctrl {
  39. __le16 vid;
  40. __le16 ssvid;
  41. char sn[20];
  42. char mn[40];
  43. char fr[8];
  44. __u8 rab;
  45. __u8 ieee[3];
  46. __u8 mic;
  47. __u8 mdts;
  48. __u16 cntlid;
  49. __u32 ver;
  50. __u8 rsvd84[172];
  51. __le16 oacs;
  52. __u8 acl;
  53. __u8 aerl;
  54. __u8 frmw;
  55. __u8 lpa;
  56. __u8 elpe;
  57. __u8 npss;
  58. __u8 avscc;
  59. __u8 apsta;
  60. __le16 wctemp;
  61. __le16 cctemp;
  62. __u8 rsvd270[242];
  63. __u8 sqes;
  64. __u8 cqes;
  65. __u8 rsvd514[2];
  66. __le32 nn;
  67. __le16 oncs;
  68. __le16 fuses;
  69. __u8 fna;
  70. __u8 vwc;
  71. __le16 awun;
  72. __le16 awupf;
  73. __u8 nvscc;
  74. __u8 rsvd531;
  75. __le16 acwu;
  76. __u8 rsvd534[2];
  77. __le32 sgls;
  78. __u8 rsvd540[1508];
  79. struct nvme_id_power_state psd[32];
  80. __u8 vs[1024];
  81. };
  82. enum {
  83. NVME_CTRL_ONCS_COMPARE = 1 << 0,
  84. NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
  85. NVME_CTRL_ONCS_DSM = 1 << 2,
  86. NVME_CTRL_VWC_PRESENT = 1 << 0,
  87. };
  88. struct nvme_lbaf {
  89. __le16 ms;
  90. __u8 ds;
  91. __u8 rp;
  92. };
  93. struct nvme_id_ns {
  94. __le64 nsze;
  95. __le64 ncap;
  96. __le64 nuse;
  97. __u8 nsfeat;
  98. __u8 nlbaf;
  99. __u8 flbas;
  100. __u8 mc;
  101. __u8 dpc;
  102. __u8 dps;
  103. __u8 nmic;
  104. __u8 rescap;
  105. __u8 fpi;
  106. __u8 rsvd33;
  107. __le16 nawun;
  108. __le16 nawupf;
  109. __le16 nacwu;
  110. __u8 rsvd40[80];
  111. __u8 eui64[8];
  112. struct nvme_lbaf lbaf[16];
  113. __u8 rsvd192[192];
  114. __u8 vs[3712];
  115. };
  116. enum {
  117. NVME_NS_FEAT_THIN = 1 << 0,
  118. NVME_LBAF_RP_BEST = 0,
  119. NVME_LBAF_RP_BETTER = 1,
  120. NVME_LBAF_RP_GOOD = 2,
  121. NVME_LBAF_RP_DEGRADED = 3,
  122. };
  123. struct nvme_smart_log {
  124. __u8 critical_warning;
  125. __u8 temperature[2];
  126. __u8 avail_spare;
  127. __u8 spare_thresh;
  128. __u8 percent_used;
  129. __u8 rsvd6[26];
  130. __u8 data_units_read[16];
  131. __u8 data_units_written[16];
  132. __u8 host_reads[16];
  133. __u8 host_writes[16];
  134. __u8 ctrl_busy_time[16];
  135. __u8 power_cycles[16];
  136. __u8 power_on_hours[16];
  137. __u8 unsafe_shutdowns[16];
  138. __u8 media_errors[16];
  139. __u8 num_err_log_entries[16];
  140. __le32 warning_temp_time;
  141. __le32 critical_comp_time;
  142. __le16 temp_sensor[8];
  143. __u8 rsvd216[296];
  144. };
  145. enum {
  146. NVME_SMART_CRIT_SPARE = 1 << 0,
  147. NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
  148. NVME_SMART_CRIT_RELIABILITY = 1 << 2,
  149. NVME_SMART_CRIT_MEDIA = 1 << 3,
  150. NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
  151. };
  152. struct nvme_lba_range_type {
  153. __u8 type;
  154. __u8 attributes;
  155. __u8 rsvd2[14];
  156. __u64 slba;
  157. __u64 nlb;
  158. __u8 guid[16];
  159. __u8 rsvd48[16];
  160. };
  161. enum {
  162. NVME_LBART_TYPE_FS = 0x01,
  163. NVME_LBART_TYPE_RAID = 0x02,
  164. NVME_LBART_TYPE_CACHE = 0x03,
  165. NVME_LBART_TYPE_SWAP = 0x04,
  166. NVME_LBART_ATTRIB_TEMP = 1 << 0,
  167. NVME_LBART_ATTRIB_HIDE = 1 << 1,
  168. };
  169. /* I/O commands */
  170. enum nvme_opcode {
  171. nvme_cmd_flush = 0x00,
  172. nvme_cmd_write = 0x01,
  173. nvme_cmd_read = 0x02,
  174. nvme_cmd_write_uncor = 0x04,
  175. nvme_cmd_compare = 0x05,
  176. nvme_cmd_dsm = 0x09,
  177. };
  178. struct nvme_common_command {
  179. __u8 opcode;
  180. __u8 flags;
  181. __u16 command_id;
  182. __le32 nsid;
  183. __le32 cdw2[2];
  184. __le64 metadata;
  185. __le64 prp1;
  186. __le64 prp2;
  187. __le32 cdw10[6];
  188. };
  189. struct nvme_rw_command {
  190. __u8 opcode;
  191. __u8 flags;
  192. __u16 command_id;
  193. __le32 nsid;
  194. __u64 rsvd2;
  195. __le64 metadata;
  196. __le64 prp1;
  197. __le64 prp2;
  198. __le64 slba;
  199. __le16 length;
  200. __le16 control;
  201. __le32 dsmgmt;
  202. __le32 reftag;
  203. __le16 apptag;
  204. __le16 appmask;
  205. };
  206. enum {
  207. NVME_RW_LR = 1 << 15,
  208. NVME_RW_FUA = 1 << 14,
  209. NVME_RW_DSM_FREQ_UNSPEC = 0,
  210. NVME_RW_DSM_FREQ_TYPICAL = 1,
  211. NVME_RW_DSM_FREQ_RARE = 2,
  212. NVME_RW_DSM_FREQ_READS = 3,
  213. NVME_RW_DSM_FREQ_WRITES = 4,
  214. NVME_RW_DSM_FREQ_RW = 5,
  215. NVME_RW_DSM_FREQ_ONCE = 6,
  216. NVME_RW_DSM_FREQ_PREFETCH = 7,
  217. NVME_RW_DSM_FREQ_TEMP = 8,
  218. NVME_RW_DSM_LATENCY_NONE = 0 << 4,
  219. NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
  220. NVME_RW_DSM_LATENCY_NORM = 2 << 4,
  221. NVME_RW_DSM_LATENCY_LOW = 3 << 4,
  222. NVME_RW_DSM_SEQ_REQ = 1 << 6,
  223. NVME_RW_DSM_COMPRESSED = 1 << 7,
  224. };
  225. struct nvme_dsm_cmd {
  226. __u8 opcode;
  227. __u8 flags;
  228. __u16 command_id;
  229. __le32 nsid;
  230. __u64 rsvd2[2];
  231. __le64 prp1;
  232. __le64 prp2;
  233. __le32 nr;
  234. __le32 attributes;
  235. __u32 rsvd12[4];
  236. };
  237. enum {
  238. NVME_DSMGMT_IDR = 1 << 0,
  239. NVME_DSMGMT_IDW = 1 << 1,
  240. NVME_DSMGMT_AD = 1 << 2,
  241. };
  242. struct nvme_dsm_range {
  243. __le32 cattr;
  244. __le32 nlb;
  245. __le64 slba;
  246. };
  247. /* Admin commands */
  248. enum nvme_admin_opcode {
  249. nvme_admin_delete_sq = 0x00,
  250. nvme_admin_create_sq = 0x01,
  251. nvme_admin_get_log_page = 0x02,
  252. nvme_admin_delete_cq = 0x04,
  253. nvme_admin_create_cq = 0x05,
  254. nvme_admin_identify = 0x06,
  255. nvme_admin_abort_cmd = 0x08,
  256. nvme_admin_set_features = 0x09,
  257. nvme_admin_get_features = 0x0a,
  258. nvme_admin_async_event = 0x0c,
  259. nvme_admin_activate_fw = 0x10,
  260. nvme_admin_download_fw = 0x11,
  261. nvme_admin_format_nvm = 0x80,
  262. nvme_admin_security_send = 0x81,
  263. nvme_admin_security_recv = 0x82,
  264. };
  265. enum {
  266. NVME_QUEUE_PHYS_CONTIG = (1 << 0),
  267. NVME_CQ_IRQ_ENABLED = (1 << 1),
  268. NVME_SQ_PRIO_URGENT = (0 << 1),
  269. NVME_SQ_PRIO_HIGH = (1 << 1),
  270. NVME_SQ_PRIO_MEDIUM = (2 << 1),
  271. NVME_SQ_PRIO_LOW = (3 << 1),
  272. NVME_FEAT_ARBITRATION = 0x01,
  273. NVME_FEAT_POWER_MGMT = 0x02,
  274. NVME_FEAT_LBA_RANGE = 0x03,
  275. NVME_FEAT_TEMP_THRESH = 0x04,
  276. NVME_FEAT_ERR_RECOVERY = 0x05,
  277. NVME_FEAT_VOLATILE_WC = 0x06,
  278. NVME_FEAT_NUM_QUEUES = 0x07,
  279. NVME_FEAT_IRQ_COALESCE = 0x08,
  280. NVME_FEAT_IRQ_CONFIG = 0x09,
  281. NVME_FEAT_WRITE_ATOMIC = 0x0a,
  282. NVME_FEAT_ASYNC_EVENT = 0x0b,
  283. NVME_FEAT_SW_PROGRESS = 0x0c,
  284. NVME_LOG_ERROR = 0x01,
  285. NVME_LOG_SMART = 0x02,
  286. NVME_LOG_FW_SLOT = 0x03,
  287. NVME_LOG_RESERVATION = 0x80,
  288. NVME_FWACT_REPL = (0 << 3),
  289. NVME_FWACT_REPL_ACTV = (1 << 3),
  290. NVME_FWACT_ACTV = (2 << 3),
  291. };
  292. struct nvme_identify {
  293. __u8 opcode;
  294. __u8 flags;
  295. __u16 command_id;
  296. __le32 nsid;
  297. __u64 rsvd2[2];
  298. __le64 prp1;
  299. __le64 prp2;
  300. __le32 cns;
  301. __u32 rsvd11[5];
  302. };
  303. struct nvme_features {
  304. __u8 opcode;
  305. __u8 flags;
  306. __u16 command_id;
  307. __le32 nsid;
  308. __u64 rsvd2[2];
  309. __le64 prp1;
  310. __le64 prp2;
  311. __le32 fid;
  312. __le32 dword11;
  313. __u32 rsvd12[4];
  314. };
  315. struct nvme_create_cq {
  316. __u8 opcode;
  317. __u8 flags;
  318. __u16 command_id;
  319. __u32 rsvd1[5];
  320. __le64 prp1;
  321. __u64 rsvd8;
  322. __le16 cqid;
  323. __le16 qsize;
  324. __le16 cq_flags;
  325. __le16 irq_vector;
  326. __u32 rsvd12[4];
  327. };
  328. struct nvme_create_sq {
  329. __u8 opcode;
  330. __u8 flags;
  331. __u16 command_id;
  332. __u32 rsvd1[5];
  333. __le64 prp1;
  334. __u64 rsvd8;
  335. __le16 sqid;
  336. __le16 qsize;
  337. __le16 sq_flags;
  338. __le16 cqid;
  339. __u32 rsvd12[4];
  340. };
  341. struct nvme_delete_queue {
  342. __u8 opcode;
  343. __u8 flags;
  344. __u16 command_id;
  345. __u32 rsvd1[9];
  346. __le16 qid;
  347. __u16 rsvd10;
  348. __u32 rsvd11[5];
  349. };
  350. struct nvme_abort_cmd {
  351. __u8 opcode;
  352. __u8 flags;
  353. __u16 command_id;
  354. __u32 rsvd1[9];
  355. __le16 sqid;
  356. __u16 cid;
  357. __u32 rsvd11[5];
  358. };
  359. struct nvme_download_firmware {
  360. __u8 opcode;
  361. __u8 flags;
  362. __u16 command_id;
  363. __u32 rsvd1[5];
  364. __le64 prp1;
  365. __le64 prp2;
  366. __le32 numd;
  367. __le32 offset;
  368. __u32 rsvd12[4];
  369. };
  370. struct nvme_format_cmd {
  371. __u8 opcode;
  372. __u8 flags;
  373. __u16 command_id;
  374. __le32 nsid;
  375. __u64 rsvd2[4];
  376. __le32 cdw10;
  377. __u32 rsvd11[5];
  378. };
  379. struct nvme_command {
  380. union {
  381. struct nvme_common_command common;
  382. struct nvme_rw_command rw;
  383. struct nvme_identify identify;
  384. struct nvme_features features;
  385. struct nvme_create_cq create_cq;
  386. struct nvme_create_sq create_sq;
  387. struct nvme_delete_queue delete_queue;
  388. struct nvme_download_firmware dlfw;
  389. struct nvme_format_cmd format;
  390. struct nvme_dsm_cmd dsm;
  391. struct nvme_abort_cmd abort;
  392. };
  393. };
  394. enum {
  395. NVME_SC_SUCCESS = 0x0,
  396. NVME_SC_INVALID_OPCODE = 0x1,
  397. NVME_SC_INVALID_FIELD = 0x2,
  398. NVME_SC_CMDID_CONFLICT = 0x3,
  399. NVME_SC_DATA_XFER_ERROR = 0x4,
  400. NVME_SC_POWER_LOSS = 0x5,
  401. NVME_SC_INTERNAL = 0x6,
  402. NVME_SC_ABORT_REQ = 0x7,
  403. NVME_SC_ABORT_QUEUE = 0x8,
  404. NVME_SC_FUSED_FAIL = 0x9,
  405. NVME_SC_FUSED_MISSING = 0xa,
  406. NVME_SC_INVALID_NS = 0xb,
  407. NVME_SC_CMD_SEQ_ERROR = 0xc,
  408. NVME_SC_LBA_RANGE = 0x80,
  409. NVME_SC_CAP_EXCEEDED = 0x81,
  410. NVME_SC_NS_NOT_READY = 0x82,
  411. NVME_SC_CQ_INVALID = 0x100,
  412. NVME_SC_QID_INVALID = 0x101,
  413. NVME_SC_QUEUE_SIZE = 0x102,
  414. NVME_SC_ABORT_LIMIT = 0x103,
  415. NVME_SC_ABORT_MISSING = 0x104,
  416. NVME_SC_ASYNC_LIMIT = 0x105,
  417. NVME_SC_FIRMWARE_SLOT = 0x106,
  418. NVME_SC_FIRMWARE_IMAGE = 0x107,
  419. NVME_SC_INVALID_VECTOR = 0x108,
  420. NVME_SC_INVALID_LOG_PAGE = 0x109,
  421. NVME_SC_INVALID_FORMAT = 0x10a,
  422. NVME_SC_BAD_ATTRIBUTES = 0x180,
  423. NVME_SC_WRITE_FAULT = 0x280,
  424. NVME_SC_READ_ERROR = 0x281,
  425. NVME_SC_GUARD_CHECK = 0x282,
  426. NVME_SC_APPTAG_CHECK = 0x283,
  427. NVME_SC_REFTAG_CHECK = 0x284,
  428. NVME_SC_COMPARE_FAILED = 0x285,
  429. NVME_SC_ACCESS_DENIED = 0x286,
  430. NVME_SC_DNR = 0x4000,
  431. };
  432. struct nvme_completion {
  433. __le32 result; /* Used by admin commands to return data */
  434. __u32 rsvd;
  435. __le16 sq_head; /* how much of this queue may be reclaimed */
  436. __le16 sq_id; /* submission queue that generated this entry */
  437. __u16 command_id; /* of the command which completed */
  438. __le16 status; /* did the command fail, and if so, why? */
  439. };
  440. struct nvme_user_io {
  441. __u8 opcode;
  442. __u8 flags;
  443. __u16 control;
  444. __u16 nblocks;
  445. __u16 rsvd;
  446. __u64 metadata;
  447. __u64 addr;
  448. __u64 slba;
  449. __u32 dsmgmt;
  450. __u32 reftag;
  451. __u16 apptag;
  452. __u16 appmask;
  453. };
  454. struct nvme_admin_cmd {
  455. __u8 opcode;
  456. __u8 flags;
  457. __u16 rsvd1;
  458. __u32 nsid;
  459. __u32 cdw2;
  460. __u32 cdw3;
  461. __u64 metadata;
  462. __u64 addr;
  463. __u32 metadata_len;
  464. __u32 data_len;
  465. __u32 cdw10;
  466. __u32 cdw11;
  467. __u32 cdw12;
  468. __u32 cdw13;
  469. __u32 cdw14;
  470. __u32 cdw15;
  471. __u32 timeout_ms;
  472. __u32 result;
  473. };
  474. #define NVME_IOCTL_ID _IO('N', 0x40)
  475. #define NVME_IOCTL_ADMIN_CMD _IOWR('N', 0x41, struct nvme_admin_cmd)
  476. #define NVME_IOCTL_SUBMIT_IO _IOW('N', 0x42, struct nvme_user_io)
  477. #endif /* _UAPI_LINUX_NVME_H */