vgic-v3.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Copyright (C) 2013 ARM Limited, All Rights Reserved.
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/cpu.h>
  18. #include <linux/kvm.h>
  19. #include <linux/kvm_host.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/irqchip/arm-gic-v3.h>
  26. #include <asm/kvm_emulate.h>
  27. #include <asm/kvm_arm.h>
  28. #include <asm/kvm_mmu.h>
  29. /* These are for GICv2 emulation only */
  30. #define GICH_LR_VIRTUALID (0x3ffUL << 0)
  31. #define GICH_LR_PHYSID_CPUID_SHIFT (10)
  32. #define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
  33. /*
  34. * LRs are stored in reverse order in memory. make sure we index them
  35. * correctly.
  36. */
  37. #define LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  38. static u32 ich_vtr_el2;
  39. static struct vgic_lr vgic_v3_get_lr(const struct kvm_vcpu *vcpu, int lr)
  40. {
  41. struct vgic_lr lr_desc;
  42. u64 val = vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[LR_INDEX(lr)];
  43. lr_desc.irq = val & GICH_LR_VIRTUALID;
  44. if (lr_desc.irq <= 15)
  45. lr_desc.source = (val >> GICH_LR_PHYSID_CPUID_SHIFT) & 0x7;
  46. else
  47. lr_desc.source = 0;
  48. lr_desc.state = 0;
  49. if (val & ICH_LR_PENDING_BIT)
  50. lr_desc.state |= LR_STATE_PENDING;
  51. if (val & ICH_LR_ACTIVE_BIT)
  52. lr_desc.state |= LR_STATE_ACTIVE;
  53. if (val & ICH_LR_EOI)
  54. lr_desc.state |= LR_EOI_INT;
  55. return lr_desc;
  56. }
  57. static void vgic_v3_set_lr(struct kvm_vcpu *vcpu, int lr,
  58. struct vgic_lr lr_desc)
  59. {
  60. u64 lr_val = (((u32)lr_desc.source << GICH_LR_PHYSID_CPUID_SHIFT) |
  61. lr_desc.irq);
  62. if (lr_desc.state & LR_STATE_PENDING)
  63. lr_val |= ICH_LR_PENDING_BIT;
  64. if (lr_desc.state & LR_STATE_ACTIVE)
  65. lr_val |= ICH_LR_ACTIVE_BIT;
  66. if (lr_desc.state & LR_EOI_INT)
  67. lr_val |= ICH_LR_EOI;
  68. vcpu->arch.vgic_cpu.vgic_v3.vgic_lr[LR_INDEX(lr)] = lr_val;
  69. }
  70. static void vgic_v3_sync_lr_elrsr(struct kvm_vcpu *vcpu, int lr,
  71. struct vgic_lr lr_desc)
  72. {
  73. if (!(lr_desc.state & LR_STATE_MASK))
  74. vcpu->arch.vgic_cpu.vgic_v3.vgic_elrsr |= (1U << lr);
  75. else
  76. vcpu->arch.vgic_cpu.vgic_v3.vgic_elrsr &= ~(1U << lr);
  77. }
  78. static u64 vgic_v3_get_elrsr(const struct kvm_vcpu *vcpu)
  79. {
  80. return vcpu->arch.vgic_cpu.vgic_v3.vgic_elrsr;
  81. }
  82. static u64 vgic_v3_get_eisr(const struct kvm_vcpu *vcpu)
  83. {
  84. return vcpu->arch.vgic_cpu.vgic_v3.vgic_eisr;
  85. }
  86. static void vgic_v3_clear_eisr(struct kvm_vcpu *vcpu)
  87. {
  88. vcpu->arch.vgic_cpu.vgic_v3.vgic_eisr = 0;
  89. }
  90. static u32 vgic_v3_get_interrupt_status(const struct kvm_vcpu *vcpu)
  91. {
  92. u32 misr = vcpu->arch.vgic_cpu.vgic_v3.vgic_misr;
  93. u32 ret = 0;
  94. if (misr & ICH_MISR_EOI)
  95. ret |= INT_STATUS_EOI;
  96. if (misr & ICH_MISR_U)
  97. ret |= INT_STATUS_UNDERFLOW;
  98. return ret;
  99. }
  100. static void vgic_v3_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
  101. {
  102. u32 vmcr = vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr;
  103. vmcrp->ctlr = (vmcr & ICH_VMCR_CTLR_MASK) >> ICH_VMCR_CTLR_SHIFT;
  104. vmcrp->abpr = (vmcr & ICH_VMCR_BPR1_MASK) >> ICH_VMCR_BPR1_SHIFT;
  105. vmcrp->bpr = (vmcr & ICH_VMCR_BPR0_MASK) >> ICH_VMCR_BPR0_SHIFT;
  106. vmcrp->pmr = (vmcr & ICH_VMCR_PMR_MASK) >> ICH_VMCR_PMR_SHIFT;
  107. }
  108. static void vgic_v3_enable_underflow(struct kvm_vcpu *vcpu)
  109. {
  110. vcpu->arch.vgic_cpu.vgic_v3.vgic_hcr |= ICH_HCR_UIE;
  111. }
  112. static void vgic_v3_disable_underflow(struct kvm_vcpu *vcpu)
  113. {
  114. vcpu->arch.vgic_cpu.vgic_v3.vgic_hcr &= ~ICH_HCR_UIE;
  115. }
  116. static void vgic_v3_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
  117. {
  118. u32 vmcr;
  119. vmcr = (vmcrp->ctlr << ICH_VMCR_CTLR_SHIFT) & ICH_VMCR_CTLR_MASK;
  120. vmcr |= (vmcrp->abpr << ICH_VMCR_BPR1_SHIFT) & ICH_VMCR_BPR1_MASK;
  121. vmcr |= (vmcrp->bpr << ICH_VMCR_BPR0_SHIFT) & ICH_VMCR_BPR0_MASK;
  122. vmcr |= (vmcrp->pmr << ICH_VMCR_PMR_SHIFT) & ICH_VMCR_PMR_MASK;
  123. vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr = vmcr;
  124. }
  125. static void vgic_v3_enable(struct kvm_vcpu *vcpu)
  126. {
  127. /*
  128. * By forcing VMCR to zero, the GIC will restore the binary
  129. * points to their reset values. Anything else resets to zero
  130. * anyway.
  131. */
  132. vcpu->arch.vgic_cpu.vgic_v3.vgic_vmcr = 0;
  133. /* Get the show on the road... */
  134. vcpu->arch.vgic_cpu.vgic_v3.vgic_hcr = ICH_HCR_EN;
  135. }
  136. static const struct vgic_ops vgic_v3_ops = {
  137. .get_lr = vgic_v3_get_lr,
  138. .set_lr = vgic_v3_set_lr,
  139. .sync_lr_elrsr = vgic_v3_sync_lr_elrsr,
  140. .get_elrsr = vgic_v3_get_elrsr,
  141. .get_eisr = vgic_v3_get_eisr,
  142. .clear_eisr = vgic_v3_clear_eisr,
  143. .get_interrupt_status = vgic_v3_get_interrupt_status,
  144. .enable_underflow = vgic_v3_enable_underflow,
  145. .disable_underflow = vgic_v3_disable_underflow,
  146. .get_vmcr = vgic_v3_get_vmcr,
  147. .set_vmcr = vgic_v3_set_vmcr,
  148. .enable = vgic_v3_enable,
  149. };
  150. static struct vgic_params vgic_v3_params;
  151. /**
  152. * vgic_v3_probe - probe for a GICv3 compatible interrupt controller in DT
  153. * @node: pointer to the DT node
  154. * @ops: address of a pointer to the GICv3 operations
  155. * @params: address of a pointer to HW-specific parameters
  156. *
  157. * Returns 0 if a GICv3 has been found, with the low level operations
  158. * in *ops and the HW parameters in *params. Returns an error code
  159. * otherwise.
  160. */
  161. int vgic_v3_probe(struct device_node *vgic_node,
  162. const struct vgic_ops **ops,
  163. const struct vgic_params **params)
  164. {
  165. int ret = 0;
  166. u32 gicv_idx;
  167. struct resource vcpu_res;
  168. struct vgic_params *vgic = &vgic_v3_params;
  169. vgic->maint_irq = irq_of_parse_and_map(vgic_node, 0);
  170. if (!vgic->maint_irq) {
  171. kvm_err("error getting vgic maintenance irq from DT\n");
  172. ret = -ENXIO;
  173. goto out;
  174. }
  175. ich_vtr_el2 = kvm_call_hyp(__vgic_v3_get_ich_vtr_el2);
  176. /*
  177. * The ListRegs field is 5 bits, but there is a architectural
  178. * maximum of 16 list registers. Just ignore bit 4...
  179. */
  180. vgic->nr_lr = (ich_vtr_el2 & 0xf) + 1;
  181. if (of_property_read_u32(vgic_node, "#redistributor-regions", &gicv_idx))
  182. gicv_idx = 1;
  183. gicv_idx += 3; /* Also skip GICD, GICC, GICH */
  184. if (of_address_to_resource(vgic_node, gicv_idx, &vcpu_res)) {
  185. kvm_err("Cannot obtain GICV region\n");
  186. ret = -ENXIO;
  187. goto out;
  188. }
  189. if (!PAGE_ALIGNED(vcpu_res.start)) {
  190. kvm_err("GICV physical address 0x%llx not page aligned\n",
  191. (unsigned long long)vcpu_res.start);
  192. ret = -ENXIO;
  193. goto out;
  194. }
  195. if (!PAGE_ALIGNED(resource_size(&vcpu_res))) {
  196. kvm_err("GICV size 0x%llx not a multiple of page size 0x%lx\n",
  197. (unsigned long long)resource_size(&vcpu_res),
  198. PAGE_SIZE);
  199. ret = -ENXIO;
  200. goto out;
  201. }
  202. vgic->vcpu_base = vcpu_res.start;
  203. vgic->vctrl_base = NULL;
  204. vgic->type = VGIC_V3;
  205. kvm_info("%s@%llx IRQ%d\n", vgic_node->name,
  206. vcpu_res.start, vgic->maint_irq);
  207. *ops = &vgic_v3_ops;
  208. *params = vgic;
  209. out:
  210. of_node_put(vgic_node);
  211. return ret;
  212. }