core.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Xtensa processor core configuration information.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (c) 1999-2008 Tensilica Inc.
  9. */
  10. #ifndef _XTENSA_CORE_CONFIGURATION_H
  11. #define _XTENSA_CORE_CONFIGURATION_H
  12. /****************************************************************************
  13. Parameters Useful for Any Code, USER or PRIVILEGED
  14. ****************************************************************************/
  15. /*
  16. * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is
  17. * configured, and a value of 0 otherwise. These macros are always defined.
  18. */
  19. /*----------------------------------------------------------------------
  20. ISA
  21. ----------------------------------------------------------------------*/
  22. #define XCHAL_HAVE_BE 0 /* big-endian byte ordering */
  23. #define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */
  24. #define XCHAL_NUM_AREGS 64 /* num of physical addr regs */
  25. #define XCHAL_NUM_AREGS_LOG2 6 /* log2(XCHAL_NUM_AREGS) */
  26. #define XCHAL_MAX_INSTRUCTION_SIZE 8 /* max instr bytes (3..8) */
  27. #define XCHAL_HAVE_DEBUG 1 /* debug option */
  28. #define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */
  29. #define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */
  30. #define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */
  31. #define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */
  32. #define XCHAL_HAVE_SEXT 1 /* SEXT instruction */
  33. #define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */
  34. #define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */
  35. #define XCHAL_HAVE_MUL32 1 /* MULL instruction */
  36. #define XCHAL_HAVE_MUL32_HIGH 1 /* MULUH/MULSH instructions */
  37. #define XCHAL_HAVE_DIV32 0 /* QUOS/QUOU/REMS/REMU instructions */
  38. #define XCHAL_HAVE_L32R 1 /* L32R instruction */
  39. #define XCHAL_HAVE_ABSOLUTE_LITERALS 1 /* non-PC-rel (extended) L32R */
  40. #define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */
  41. #define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */
  42. #define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */
  43. #define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */
  44. #define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */
  45. #define XCHAL_HAVE_ABS 1 /* ABS instruction */
  46. /*#define XCHAL_HAVE_POPC 0*/ /* POPC instruction */
  47. /*#define XCHAL_HAVE_CRC 0*/ /* CRC instruction */
  48. #define XCHAL_HAVE_RELEASE_SYNC 0 /* L32AI/S32RI instructions */
  49. #define XCHAL_HAVE_S32C1I 0 /* S32C1I instruction */
  50. #define XCHAL_HAVE_SPECULATION 0 /* speculation */
  51. #define XCHAL_HAVE_FULL_RESET 0 /* all regs/state reset */
  52. #define XCHAL_NUM_CONTEXTS 1 /* */
  53. #define XCHAL_NUM_MISC_REGS 4 /* num of scratch regs (0..4) */
  54. #define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */
  55. #define XCHAL_HAVE_PRID 0 /* processor ID register */
  56. #define XCHAL_HAVE_THREADPTR 0 /* THREADPTR register */
  57. #define XCHAL_HAVE_BOOLEANS 1 /* boolean registers */
  58. #define XCHAL_HAVE_CP 1 /* CPENABLE reg (coprocessor) */
  59. #define XCHAL_CP_MAXCFG 8 /* max allowed cp id plus one */
  60. #define XCHAL_HAVE_MAC16 0 /* MAC16 package */
  61. #define XCHAL_HAVE_VECTORFPU2005 0 /* vector floating-point pkg */
  62. #define XCHAL_HAVE_FP 1 /* floating point pkg */
  63. #define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */
  64. #define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */
  65. #define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */
  66. /*----------------------------------------------------------------------
  67. MISC
  68. ----------------------------------------------------------------------*/
  69. #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */
  70. #define XCHAL_INST_FETCH_WIDTH 8 /* instr-fetch width in bytes */
  71. #define XCHAL_DATA_WIDTH 16 /* data width in bytes */
  72. /* In T1050, applies to selected core load and store instructions (see ISA): */
  73. #define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */
  74. #define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/
  75. #define XCHAL_SW_VERSION 701001 /* sw version of this header */
  76. #define XCHAL_CORE_ID "stretch_bali" /* alphanum core name
  77. (CoreID) set in the Xtensa
  78. Processor Generator */
  79. #define XCHAL_BUILD_UNIQUE_ID 0x000104B9 /* 22-bit sw build ID */
  80. /*
  81. * These definitions describe the hardware targeted by this software.
  82. */
  83. #define XCHAL_HW_CONFIGID0 0xC2F3F9FE /* ConfigID hi 32 bits*/
  84. #define XCHAL_HW_CONFIGID1 0x054104B9 /* ConfigID lo 32 bits*/
  85. #define XCHAL_HW_VERSION_NAME "LX1.0.2" /* full version name */
  86. #define XCHAL_HW_VERSION_MAJOR 2100 /* major ver# of targeted hw */
  87. #define XCHAL_HW_VERSION_MINOR 2 /* minor ver# of targeted hw */
  88. #define XCHAL_HW_VERSION 210002 /* major*100+minor */
  89. #define XCHAL_HW_REL_LX1 1
  90. #define XCHAL_HW_REL_LX1_0 1
  91. #define XCHAL_HW_REL_LX1_0_2 1
  92. #define XCHAL_HW_CONFIGID_RELIABLE 1
  93. /* If software targets a *range* of hardware versions, these are the bounds: */
  94. #define XCHAL_HW_MIN_VERSION_MAJOR 2100 /* major v of earliest tgt hw */
  95. #define XCHAL_HW_MIN_VERSION_MINOR 2 /* minor v of earliest tgt hw */
  96. #define XCHAL_HW_MIN_VERSION 210002 /* earliest targeted hw */
  97. #define XCHAL_HW_MAX_VERSION_MAJOR 2100 /* major v of latest tgt hw */
  98. #define XCHAL_HW_MAX_VERSION_MINOR 2 /* minor v of latest tgt hw */
  99. #define XCHAL_HW_MAX_VERSION 210002 /* latest targeted hw */
  100. /*----------------------------------------------------------------------
  101. CACHE
  102. ----------------------------------------------------------------------*/
  103. #define XCHAL_ICACHE_LINESIZE 16 /* I-cache line size in bytes */
  104. #define XCHAL_DCACHE_LINESIZE 16 /* D-cache line size in bytes */
  105. #define XCHAL_ICACHE_LINEWIDTH 4 /* log2(I line size in bytes) */
  106. #define XCHAL_DCACHE_LINEWIDTH 4 /* log2(D line size in bytes) */
  107. #define XCHAL_ICACHE_SIZE 32768 /* I-cache size in bytes or 0 */
  108. #define XCHAL_DCACHE_SIZE 32768 /* D-cache size in bytes or 0 */
  109. #define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */
  110. /****************************************************************************
  111. Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code
  112. ****************************************************************************/
  113. #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY
  114. /*----------------------------------------------------------------------
  115. CACHE
  116. ----------------------------------------------------------------------*/
  117. #define XCHAL_HAVE_PIF 1 /* any outbound PIF present */
  118. /* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */
  119. /* Number of cache sets in log2(lines per way): */
  120. #define XCHAL_ICACHE_SETWIDTH 9
  121. #define XCHAL_DCACHE_SETWIDTH 10
  122. /* Cache set associativity (number of ways): */
  123. #define XCHAL_ICACHE_WAYS 4
  124. #define XCHAL_DCACHE_WAYS 2
  125. /* Cache features: */
  126. #define XCHAL_ICACHE_LINE_LOCKABLE 1
  127. #define XCHAL_DCACHE_LINE_LOCKABLE 0
  128. #define XCHAL_ICACHE_ECC_PARITY 0
  129. #define XCHAL_DCACHE_ECC_PARITY 0
  130. /* Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits): */
  131. #define XCHAL_CA_BITS 4
  132. /*----------------------------------------------------------------------
  133. INTERNAL I/D RAM/ROMs and XLMI
  134. ----------------------------------------------------------------------*/
  135. #define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */
  136. #define XCHAL_NUM_INSTRAM 0 /* number of core instr. RAMs */
  137. #define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */
  138. #define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */
  139. #define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/
  140. #define XCHAL_NUM_XLMI 1 /* number of core XLMI ports */
  141. /* Data RAM 0: */
  142. #define XCHAL_DATARAM0_VADDR 0x3FFF0000
  143. #define XCHAL_DATARAM0_PADDR 0x3FFF0000
  144. #define XCHAL_DATARAM0_SIZE 65536
  145. #define XCHAL_DATARAM0_ECC_PARITY 0
  146. /* XLMI Port 0: */
  147. #define XCHAL_XLMI0_VADDR 0x37F80000
  148. #define XCHAL_XLMI0_PADDR 0x37F80000
  149. #define XCHAL_XLMI0_SIZE 262144
  150. #define XCHAL_XLMI0_ECC_PARITY 0
  151. /*----------------------------------------------------------------------
  152. INTERRUPTS and TIMERS
  153. ----------------------------------------------------------------------*/
  154. #define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */
  155. #define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */
  156. #define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */
  157. #define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */
  158. #define XCHAL_NUM_TIMERS 3 /* number of CCOMPAREn regs */
  159. #define XCHAL_NUM_INTERRUPTS 27 /* number of interrupts */
  160. #define XCHAL_NUM_INTERRUPTS_LOG2 5 /* ceil(log2(NUM_INTERRUPTS)) */
  161. #define XCHAL_NUM_EXTINTERRUPTS 20 /* num of external interrupts */
  162. #define XCHAL_NUM_INTLEVELS 4 /* number of interrupt levels
  163. (not including level zero) */
  164. #define XCHAL_EXCM_LEVEL 1 /* level masked by PS.EXCM */
  165. /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */
  166. /* Masks of interrupts at each interrupt level: */
  167. #define XCHAL_INTLEVEL1_MASK 0x01F07FFF
  168. #define XCHAL_INTLEVEL2_MASK 0x02018000
  169. #define XCHAL_INTLEVEL3_MASK 0x04060000
  170. #define XCHAL_INTLEVEL4_MASK 0x00000000
  171. #define XCHAL_INTLEVEL5_MASK 0x00080000
  172. #define XCHAL_INTLEVEL6_MASK 0x00000000
  173. #define XCHAL_INTLEVEL7_MASK 0x00000000
  174. /* Masks of interrupts at each range 1..n of interrupt levels: */
  175. #define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x01F07FFF
  176. #define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x03F1FFFF
  177. #define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x07F7FFFF
  178. #define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x07F7FFFF
  179. #define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x07FFFFFF
  180. #define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x07FFFFFF
  181. #define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x07FFFFFF
  182. /* Level of each interrupt: */
  183. #define XCHAL_INT0_LEVEL 1
  184. #define XCHAL_INT1_LEVEL 1
  185. #define XCHAL_INT2_LEVEL 1
  186. #define XCHAL_INT3_LEVEL 1
  187. #define XCHAL_INT4_LEVEL 1
  188. #define XCHAL_INT5_LEVEL 1
  189. #define XCHAL_INT6_LEVEL 1
  190. #define XCHAL_INT7_LEVEL 1
  191. #define XCHAL_INT8_LEVEL 1
  192. #define XCHAL_INT9_LEVEL 1
  193. #define XCHAL_INT10_LEVEL 1
  194. #define XCHAL_INT11_LEVEL 1
  195. #define XCHAL_INT12_LEVEL 1
  196. #define XCHAL_INT13_LEVEL 1
  197. #define XCHAL_INT14_LEVEL 1
  198. #define XCHAL_INT15_LEVEL 2
  199. #define XCHAL_INT16_LEVEL 2
  200. #define XCHAL_INT17_LEVEL 3
  201. #define XCHAL_INT18_LEVEL 3
  202. #define XCHAL_INT19_LEVEL 5
  203. #define XCHAL_INT20_LEVEL 1
  204. #define XCHAL_INT21_LEVEL 1
  205. #define XCHAL_INT22_LEVEL 1
  206. #define XCHAL_INT23_LEVEL 1
  207. #define XCHAL_INT24_LEVEL 1
  208. #define XCHAL_INT25_LEVEL 2
  209. #define XCHAL_INT26_LEVEL 3
  210. #define XCHAL_DEBUGLEVEL 4 /* debug interrupt level */
  211. #define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */
  212. #define XCHAL_NMILEVEL 5 /* NMI "level" (for use with
  213. EXCSAVE/EPS/EPC_n, RFI n) */
  214. /* Type of each interrupt: */
  215. #define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  216. #define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  217. #define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  218. #define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  219. #define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  220. #define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  221. #define XCHAL_INT6_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  222. #define XCHAL_INT7_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  223. #define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  224. #define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  225. #define XCHAL_INT10_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  226. #define XCHAL_INT11_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  227. #define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  228. #define XCHAL_INT13_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  229. #define XCHAL_INT14_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  230. #define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  231. #define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  232. #define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  233. #define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
  234. #define XCHAL_INT19_TYPE XTHAL_INTTYPE_NMI
  235. #define XCHAL_INT20_TYPE XTHAL_INTTYPE_SOFTWARE
  236. #define XCHAL_INT21_TYPE XTHAL_INTTYPE_SOFTWARE
  237. #define XCHAL_INT22_TYPE XTHAL_INTTYPE_SOFTWARE
  238. #define XCHAL_INT23_TYPE XTHAL_INTTYPE_SOFTWARE
  239. #define XCHAL_INT24_TYPE XTHAL_INTTYPE_TIMER
  240. #define XCHAL_INT25_TYPE XTHAL_INTTYPE_TIMER
  241. #define XCHAL_INT26_TYPE XTHAL_INTTYPE_TIMER
  242. /* Masks of interrupts for each type of interrupt: */
  243. #define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xF8000000
  244. #define XCHAL_INTTYPE_MASK_SOFTWARE 0x00F00000
  245. #define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x00000000
  246. #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0007FFFF
  247. #define XCHAL_INTTYPE_MASK_TIMER 0x07000000
  248. #define XCHAL_INTTYPE_MASK_NMI 0x00080000
  249. #define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000
  250. /* Interrupt numbers assigned to specific interrupt sources: */
  251. #define XCHAL_TIMER0_INTERRUPT 24 /* CCOMPARE0 */
  252. #define XCHAL_TIMER1_INTERRUPT 25 /* CCOMPARE1 */
  253. #define XCHAL_TIMER2_INTERRUPT 26 /* CCOMPARE2 */
  254. #define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED
  255. #define XCHAL_NMI_INTERRUPT 19 /* non-maskable interrupt */
  256. /* Interrupt numbers for levels at which only one interrupt is configured: */
  257. #define XCHAL_INTLEVEL5_NUM 19
  258. /* (There are many interrupts each at level(s) 1, 2, 3.) */
  259. /*
  260. * External interrupt vectors/levels.
  261. * These macros describe how Xtensa processor interrupt numbers
  262. * (as numbered internally, eg. in INTERRUPT and INTENABLE registers)
  263. * map to external BInterrupt<n> pins, for those interrupts
  264. * configured as external (level-triggered, edge-triggered, or NMI).
  265. * See the Xtensa processor databook for more details.
  266. */
  267. /* Core interrupt numbers mapped to each EXTERNAL interrupt number: */
  268. #define XCHAL_EXTINT0_NUM 0 /* (intlevel 1) */
  269. #define XCHAL_EXTINT1_NUM 1 /* (intlevel 1) */
  270. #define XCHAL_EXTINT2_NUM 2 /* (intlevel 1) */
  271. #define XCHAL_EXTINT3_NUM 3 /* (intlevel 1) */
  272. #define XCHAL_EXTINT4_NUM 4 /* (intlevel 1) */
  273. #define XCHAL_EXTINT5_NUM 5 /* (intlevel 1) */
  274. #define XCHAL_EXTINT6_NUM 6 /* (intlevel 1) */
  275. #define XCHAL_EXTINT7_NUM 7 /* (intlevel 1) */
  276. #define XCHAL_EXTINT8_NUM 8 /* (intlevel 1) */
  277. #define XCHAL_EXTINT9_NUM 9 /* (intlevel 1) */
  278. #define XCHAL_EXTINT10_NUM 10 /* (intlevel 1) */
  279. #define XCHAL_EXTINT11_NUM 11 /* (intlevel 1) */
  280. #define XCHAL_EXTINT12_NUM 12 /* (intlevel 1) */
  281. #define XCHAL_EXTINT13_NUM 13 /* (intlevel 1) */
  282. #define XCHAL_EXTINT14_NUM 14 /* (intlevel 1) */
  283. #define XCHAL_EXTINT15_NUM 15 /* (intlevel 2) */
  284. #define XCHAL_EXTINT16_NUM 16 /* (intlevel 2) */
  285. #define XCHAL_EXTINT17_NUM 17 /* (intlevel 3) */
  286. #define XCHAL_EXTINT18_NUM 18 /* (intlevel 3) */
  287. #define XCHAL_EXTINT19_NUM 19 /* (intlevel 5) */
  288. /*----------------------------------------------------------------------
  289. EXCEPTIONS and VECTORS
  290. ----------------------------------------------------------------------*/
  291. #define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture
  292. number: 1 == XEA1 (old)
  293. 2 == XEA2 (new)
  294. 0 == XEAX (extern) */
  295. #define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */
  296. #define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */
  297. #define XCHAL_HAVE_XEAX 0 /* External Exception Arch. */
  298. #define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */
  299. #define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */
  300. #define XCHAL_HAVE_VECTOR_SELECT 0 /* relocatable vectors */
  301. #define XCHAL_HAVE_VECBASE 0 /* relocatable vectors */
  302. #define XCHAL_RESET_VECOFS 0x00000000
  303. #define XCHAL_RESET_VECTOR_VADDR 0x3FFE03D0
  304. #define XCHAL_RESET_VECTOR_PADDR 0x3FFE03D0
  305. #define XCHAL_USER_VECOFS 0x00000000
  306. #define XCHAL_USER_VECTOR_VADDR 0x40000220
  307. #define XCHAL_USER_VECTOR_PADDR 0x40000220
  308. #define XCHAL_KERNEL_VECOFS 0x00000000
  309. #define XCHAL_KERNEL_VECTOR_VADDR 0x40000200
  310. #define XCHAL_KERNEL_VECTOR_PADDR 0x40000200
  311. #define XCHAL_DOUBLEEXC_VECOFS 0x00000000
  312. #define XCHAL_DOUBLEEXC_VECTOR_VADDR 0x400002A0
  313. #define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x400002A0
  314. #define XCHAL_WINDOW_OF4_VECOFS 0x00000000
  315. #define XCHAL_WINDOW_UF4_VECOFS 0x00000040
  316. #define XCHAL_WINDOW_OF8_VECOFS 0x00000080
  317. #define XCHAL_WINDOW_UF8_VECOFS 0x000000C0
  318. #define XCHAL_WINDOW_OF12_VECOFS 0x00000100
  319. #define XCHAL_WINDOW_UF12_VECOFS 0x00000140
  320. #define XCHAL_WINDOW_VECTORS_VADDR 0x40000000
  321. #define XCHAL_WINDOW_VECTORS_PADDR 0x40000000
  322. #define XCHAL_INTLEVEL2_VECOFS 0x00000000
  323. #define XCHAL_INTLEVEL2_VECTOR_VADDR 0x40000240
  324. #define XCHAL_INTLEVEL2_VECTOR_PADDR 0x40000240
  325. #define XCHAL_INTLEVEL3_VECOFS 0x00000000
  326. #define XCHAL_INTLEVEL3_VECTOR_VADDR 0x40000260
  327. #define XCHAL_INTLEVEL3_VECTOR_PADDR 0x40000260
  328. #define XCHAL_INTLEVEL4_VECOFS 0x00000000
  329. #define XCHAL_INTLEVEL4_VECTOR_VADDR 0x40000390
  330. #define XCHAL_INTLEVEL4_VECTOR_PADDR 0x40000390
  331. #define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL4_VECOFS
  332. #define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL4_VECTOR_VADDR
  333. #define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL4_VECTOR_PADDR
  334. #define XCHAL_NMI_VECOFS 0x00000000
  335. #define XCHAL_NMI_VECTOR_VADDR 0x400003B0
  336. #define XCHAL_NMI_VECTOR_PADDR 0x400003B0
  337. #define XCHAL_INTLEVEL5_VECOFS XCHAL_NMI_VECOFS
  338. #define XCHAL_INTLEVEL5_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR
  339. #define XCHAL_INTLEVEL5_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR
  340. /*----------------------------------------------------------------------
  341. DEBUG
  342. ----------------------------------------------------------------------*/
  343. #define XCHAL_HAVE_OCD 1 /* OnChipDebug option */
  344. #define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */
  345. #define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */
  346. #define XCHAL_HAVE_OCD_DIR_ARRAY 1 /* faster OCD option */
  347. /*----------------------------------------------------------------------
  348. MMU
  349. ----------------------------------------------------------------------*/
  350. /* See core-matmap.h header file for more details. */
  351. #define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */
  352. #define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */
  353. #define XCHAL_HAVE_IDENTITY_MAP 1 /* vaddr == paddr always */
  354. #define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */
  355. #define XCHAL_HAVE_MIMIC_CACHEATTR 1 /* region protection */
  356. #define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */
  357. #define XCHAL_HAVE_PTP_MMU 0 /* full MMU (with page table
  358. [autorefill] and protection)
  359. usable for an MMU-based OS */
  360. /* If none of the above last 4 are set, it's a custom TLB configuration. */
  361. #define XCHAL_MMU_ASID_BITS 0 /* number of bits in ASIDs */
  362. #define XCHAL_MMU_RINGS 1 /* number of rings (1..4) */
  363. #define XCHAL_MMU_RING_BITS 0 /* num of bits in RING field */
  364. #endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */
  365. #endif /* _XTENSA_CORE_CONFIGURATION_H */