ethernet-spi.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /**********************************************************************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2007 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. **********************************************************************/
  27. #include <linux/kernel.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/interrupt.h>
  30. #include <net/dst.h>
  31. #include <asm/octeon/octeon.h>
  32. #include "ethernet-defines.h"
  33. #include "octeon-ethernet.h"
  34. #include "ethernet-util.h"
  35. #include <asm/octeon/cvmx-spi.h>
  36. #include <asm/octeon/cvmx-npi-defs.h>
  37. #include <asm/octeon/cvmx-spxx-defs.h>
  38. #include <asm/octeon/cvmx-stxx-defs.h>
  39. static int number_spi_ports;
  40. static int need_retrain[2] = { 0, 0 };
  41. static irqreturn_t cvm_oct_spi_rml_interrupt(int cpl, void *dev_id)
  42. {
  43. irqreturn_t return_status = IRQ_NONE;
  44. union cvmx_npi_rsl_int_blocks rsl_int_blocks;
  45. /* Check and see if this interrupt was caused by the GMX block */
  46. rsl_int_blocks.u64 = cvmx_read_csr(CVMX_NPI_RSL_INT_BLOCKS);
  47. if (rsl_int_blocks.s.spx1) { /* 19 - SPX1_INT_REG & STX1_INT_REG */
  48. union cvmx_spxx_int_reg spx_int_reg;
  49. union cvmx_stxx_int_reg stx_int_reg;
  50. spx_int_reg.u64 = cvmx_read_csr(CVMX_SPXX_INT_REG(1));
  51. cvmx_write_csr(CVMX_SPXX_INT_REG(1), spx_int_reg.u64);
  52. if (!need_retrain[1]) {
  53. spx_int_reg.u64 &= cvmx_read_csr(CVMX_SPXX_INT_MSK(1));
  54. if (spx_int_reg.s.spf)
  55. pr_err("SPI1: SRX Spi4 interface down\n");
  56. if (spx_int_reg.s.calerr)
  57. pr_err("SPI1: SRX Spi4 Calendar table parity error\n");
  58. if (spx_int_reg.s.syncerr)
  59. pr_err("SPI1: SRX Consecutive Spi4 DIP4 errors have exceeded SPX_ERR_CTL[ERRCNT]\n");
  60. if (spx_int_reg.s.diperr)
  61. pr_err("SPI1: SRX Spi4 DIP4 error\n");
  62. if (spx_int_reg.s.tpaovr)
  63. pr_err("SPI1: SRX Selected port has hit TPA overflow\n");
  64. if (spx_int_reg.s.rsverr)
  65. pr_err("SPI1: SRX Spi4 reserved control word detected\n");
  66. if (spx_int_reg.s.drwnng)
  67. pr_err("SPI1: SRX Spi4 receive FIFO drowning/overflow\n");
  68. if (spx_int_reg.s.clserr)
  69. pr_err("SPI1: SRX Spi4 packet closed on non-16B alignment without EOP\n");
  70. if (spx_int_reg.s.spiovr)
  71. pr_err("SPI1: SRX Spi4 async FIFO overflow\n");
  72. if (spx_int_reg.s.abnorm)
  73. pr_err("SPI1: SRX Abnormal packet termination (ERR bit)\n");
  74. if (spx_int_reg.s.prtnxa)
  75. pr_err("SPI1: SRX Port out of range\n");
  76. }
  77. stx_int_reg.u64 = cvmx_read_csr(CVMX_STXX_INT_REG(1));
  78. cvmx_write_csr(CVMX_STXX_INT_REG(1), stx_int_reg.u64);
  79. if (!need_retrain[1]) {
  80. stx_int_reg.u64 &= cvmx_read_csr(CVMX_STXX_INT_MSK(1));
  81. if (stx_int_reg.s.syncerr)
  82. pr_err("SPI1: STX Interface encountered a fatal error\n");
  83. if (stx_int_reg.s.frmerr)
  84. pr_err("SPI1: STX FRMCNT has exceeded STX_DIP_CNT[MAXFRM]\n");
  85. if (stx_int_reg.s.unxfrm)
  86. pr_err("SPI1: STX Unexpected framing sequence\n");
  87. if (stx_int_reg.s.nosync)
  88. pr_err("SPI1: STX ERRCNT has exceeded STX_DIP_CNT[MAXDIP]\n");
  89. if (stx_int_reg.s.diperr)
  90. pr_err("SPI1: STX DIP2 error on the Spi4 Status channel\n");
  91. if (stx_int_reg.s.datovr)
  92. pr_err("SPI1: STX Spi4 FIFO overflow error\n");
  93. if (stx_int_reg.s.ovrbst)
  94. pr_err("SPI1: STX Transmit packet burst too big\n");
  95. if (stx_int_reg.s.calpar1)
  96. pr_err("SPI1: STX Calendar Table Parity Error Bank1\n");
  97. if (stx_int_reg.s.calpar0)
  98. pr_err("SPI1: STX Calendar Table Parity Error Bank0\n");
  99. }
  100. cvmx_write_csr(CVMX_SPXX_INT_MSK(1), 0);
  101. cvmx_write_csr(CVMX_STXX_INT_MSK(1), 0);
  102. need_retrain[1] = 1;
  103. return_status = IRQ_HANDLED;
  104. }
  105. if (rsl_int_blocks.s.spx0) { /* 18 - SPX0_INT_REG & STX0_INT_REG */
  106. union cvmx_spxx_int_reg spx_int_reg;
  107. union cvmx_stxx_int_reg stx_int_reg;
  108. spx_int_reg.u64 = cvmx_read_csr(CVMX_SPXX_INT_REG(0));
  109. cvmx_write_csr(CVMX_SPXX_INT_REG(0), spx_int_reg.u64);
  110. if (!need_retrain[0]) {
  111. spx_int_reg.u64 &= cvmx_read_csr(CVMX_SPXX_INT_MSK(0));
  112. if (spx_int_reg.s.spf)
  113. pr_err("SPI0: SRX Spi4 interface down\n");
  114. if (spx_int_reg.s.calerr)
  115. pr_err("SPI0: SRX Spi4 Calendar table parity error\n");
  116. if (spx_int_reg.s.syncerr)
  117. pr_err("SPI0: SRX Consecutive Spi4 DIP4 errors have exceeded SPX_ERR_CTL[ERRCNT]\n");
  118. if (spx_int_reg.s.diperr)
  119. pr_err("SPI0: SRX Spi4 DIP4 error\n");
  120. if (spx_int_reg.s.tpaovr)
  121. pr_err("SPI0: SRX Selected port has hit TPA overflow\n");
  122. if (spx_int_reg.s.rsverr)
  123. pr_err("SPI0: SRX Spi4 reserved control word detected\n");
  124. if (spx_int_reg.s.drwnng)
  125. pr_err("SPI0: SRX Spi4 receive FIFO drowning/overflow\n");
  126. if (spx_int_reg.s.clserr)
  127. pr_err("SPI0: SRX Spi4 packet closed on non-16B alignment without EOP\n");
  128. if (spx_int_reg.s.spiovr)
  129. pr_err("SPI0: SRX Spi4 async FIFO overflow\n");
  130. if (spx_int_reg.s.abnorm)
  131. pr_err("SPI0: SRX Abnormal packet termination (ERR bit)\n");
  132. if (spx_int_reg.s.prtnxa)
  133. pr_err("SPI0: SRX Port out of range\n");
  134. }
  135. stx_int_reg.u64 = cvmx_read_csr(CVMX_STXX_INT_REG(0));
  136. cvmx_write_csr(CVMX_STXX_INT_REG(0), stx_int_reg.u64);
  137. if (!need_retrain[0]) {
  138. stx_int_reg.u64 &= cvmx_read_csr(CVMX_STXX_INT_MSK(0));
  139. if (stx_int_reg.s.syncerr)
  140. pr_err("SPI0: STX Interface encountered a fatal error\n");
  141. if (stx_int_reg.s.frmerr)
  142. pr_err("SPI0: STX FRMCNT has exceeded STX_DIP_CNT[MAXFRM]\n");
  143. if (stx_int_reg.s.unxfrm)
  144. pr_err("SPI0: STX Unexpected framing sequence\n");
  145. if (stx_int_reg.s.nosync)
  146. pr_err("SPI0: STX ERRCNT has exceeded STX_DIP_CNT[MAXDIP]\n");
  147. if (stx_int_reg.s.diperr)
  148. pr_err("SPI0: STX DIP2 error on the Spi4 Status channel\n");
  149. if (stx_int_reg.s.datovr)
  150. pr_err("SPI0: STX Spi4 FIFO overflow error\n");
  151. if (stx_int_reg.s.ovrbst)
  152. pr_err("SPI0: STX Transmit packet burst too big\n");
  153. if (stx_int_reg.s.calpar1)
  154. pr_err("SPI0: STX Calendar Table Parity Error Bank1\n");
  155. if (stx_int_reg.s.calpar0)
  156. pr_err("SPI0: STX Calendar Table Parity Error Bank0\n");
  157. }
  158. cvmx_write_csr(CVMX_SPXX_INT_MSK(0), 0);
  159. cvmx_write_csr(CVMX_STXX_INT_MSK(0), 0);
  160. need_retrain[0] = 1;
  161. return_status = IRQ_HANDLED;
  162. }
  163. return return_status;
  164. }
  165. static void cvm_oct_spi_enable_error_reporting(int interface)
  166. {
  167. union cvmx_spxx_int_msk spxx_int_msk;
  168. union cvmx_stxx_int_msk stxx_int_msk;
  169. spxx_int_msk.u64 = cvmx_read_csr(CVMX_SPXX_INT_MSK(interface));
  170. spxx_int_msk.s.calerr = 1;
  171. spxx_int_msk.s.syncerr = 1;
  172. spxx_int_msk.s.diperr = 1;
  173. spxx_int_msk.s.tpaovr = 1;
  174. spxx_int_msk.s.rsverr = 1;
  175. spxx_int_msk.s.drwnng = 1;
  176. spxx_int_msk.s.clserr = 1;
  177. spxx_int_msk.s.spiovr = 1;
  178. spxx_int_msk.s.abnorm = 1;
  179. spxx_int_msk.s.prtnxa = 1;
  180. cvmx_write_csr(CVMX_SPXX_INT_MSK(interface), spxx_int_msk.u64);
  181. stxx_int_msk.u64 = cvmx_read_csr(CVMX_STXX_INT_MSK(interface));
  182. stxx_int_msk.s.frmerr = 1;
  183. stxx_int_msk.s.unxfrm = 1;
  184. stxx_int_msk.s.nosync = 1;
  185. stxx_int_msk.s.diperr = 1;
  186. stxx_int_msk.s.datovr = 1;
  187. stxx_int_msk.s.ovrbst = 1;
  188. stxx_int_msk.s.calpar1 = 1;
  189. stxx_int_msk.s.calpar0 = 1;
  190. cvmx_write_csr(CVMX_STXX_INT_MSK(interface), stxx_int_msk.u64);
  191. }
  192. static void cvm_oct_spi_poll(struct net_device *dev)
  193. {
  194. static int spi4000_port;
  195. struct octeon_ethernet *priv = netdev_priv(dev);
  196. int interface;
  197. for (interface = 0; interface < 2; interface++) {
  198. if ((priv->port == interface * 16) && need_retrain[interface]) {
  199. if (cvmx_spi_restart_interface
  200. (interface, CVMX_SPI_MODE_DUPLEX, 10) == 0) {
  201. need_retrain[interface] = 0;
  202. cvm_oct_spi_enable_error_reporting(interface);
  203. }
  204. }
  205. /*
  206. * The SPI4000 TWSI interface is very slow. In order
  207. * not to bring the system to a crawl, we only poll a
  208. * single port every second. This means negotiation
  209. * speed changes take up to 10 seconds, but at least
  210. * we don't waste absurd amounts of time waiting for
  211. * TWSI.
  212. */
  213. if (priv->port == spi4000_port) {
  214. /*
  215. * This function does nothing if it is called on an
  216. * interface without a SPI4000.
  217. */
  218. cvmx_spi4000_check_speed(interface, priv->port);
  219. /*
  220. * Normal ordering increments. By decrementing
  221. * we only match once per iteration.
  222. */
  223. spi4000_port--;
  224. if (spi4000_port < 0)
  225. spi4000_port = 10;
  226. }
  227. }
  228. }
  229. int cvm_oct_spi_init(struct net_device *dev)
  230. {
  231. int r;
  232. struct octeon_ethernet *priv = netdev_priv(dev);
  233. if (number_spi_ports == 0) {
  234. r = request_irq(OCTEON_IRQ_RML, cvm_oct_spi_rml_interrupt,
  235. IRQF_SHARED, "SPI", &number_spi_ports);
  236. if (r)
  237. return r;
  238. }
  239. number_spi_ports++;
  240. if ((priv->port == 0) || (priv->port == 16)) {
  241. cvm_oct_spi_enable_error_reporting(INTERFACE(priv->port));
  242. priv->poll = cvm_oct_spi_poll;
  243. }
  244. cvm_oct_common_init(dev);
  245. return 0;
  246. }
  247. void cvm_oct_spi_uninit(struct net_device *dev)
  248. {
  249. int interface;
  250. cvm_oct_common_uninit(dev);
  251. number_spi_ports--;
  252. if (number_spi_ports == 0) {
  253. for (interface = 0; interface < 2; interface++) {
  254. cvmx_write_csr(CVMX_SPXX_INT_MSK(interface), 0);
  255. cvmx_write_csr(CVMX_STXX_INT_MSK(interface), 0);
  256. }
  257. free_irq(OCTEON_IRQ_RML, &number_spi_ports);
  258. }
  259. }