bq_aquaris_m10_LTE.dts 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /dts-v1/;
  2. #include "mt6753.dtsi"
  3. #include <dt-bindings/lcm/r63417_fhd_dsi_cmd_truly_nt50358.dtsi>
  4. #include "bq_aquaris_m10_LTE_bat_setting.dtsi"
  5. / {
  6. memory@00000000 {
  7. device_type = "memory";
  8. reg = <0 0x40000000 0 0x3F000000>;
  9. };
  10. bus {
  11. compatible = "simple-bus";
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. ranges = <0 0 0 0xffffffff>;
  15. MTKFB@5e200000 {
  16. compatible = "mediatek,MTKFB";
  17. reg = <0x7F000000 0x1000000>;
  18. };
  19. };
  20. led0:led@0 {
  21. compatible = "mediatek,red";
  22. led_mode = <0>;
  23. data = <1>;
  24. pwm_config = <0 0 0 0 0>;
  25. };
  26. led1:led@1 {
  27. compatible = "mediatek,green";
  28. led_mode = <0>;
  29. data = <1>;
  30. pwm_config = <0 0 0 0 0>;
  31. };
  32. led2:led@2 {
  33. compatible = "mediatek,blue";
  34. led_mode = <0>;
  35. data = <1>;
  36. pwm_config = <0 0 0 0 0>;
  37. };
  38. led3:led@3 {
  39. compatible = "mediatek,jogball-backlight";
  40. led_mode = <0>;
  41. data = <1>;
  42. pwm_config = <0 0 0 0 0>;
  43. };
  44. led4:led@4 {
  45. compatible = "mediatek,keyboard-backlight";
  46. led_mode = <0>;
  47. data = <1>;
  48. pwm_config = <0 0 0 0 0>;
  49. };
  50. led5:led@5 {
  51. compatible = "mediatek,button-backlight";
  52. led_mode = <0>;
  53. data = <1>;
  54. pwm_config = <0 0 0 0 0>;
  55. };
  56. led6:led@6 {
  57. compatible = "mediatek,lcd-backlight";
  58. led_mode = <5>;
  59. data = <1>;
  60. pwm_config = <0 0 0 0 0>;
  61. };
  62. vibrator0:vibrator@0 {
  63. compatible = "mediatek,vibrator";
  64. vib_timer = <25>;
  65. vib_limit = <9>;
  66. vib_vol= <6>;
  67. };
  68. /* sensor standardization */
  69. cust_accel@0 {
  70. compatible = "mediatek,bma255";
  71. i2c_num = <2>;
  72. i2c_addr = <0x10 0 0 0>;
  73. direction = <7>;
  74. power_id = <0xffff>;
  75. power_vol = <0>;
  76. firlen = <0>;
  77. is_batch_supported = <0>;
  78. };
  79. cust_alsps@0 {
  80. compatible = "mediatek,ltr303_new";
  81. i2c_num = <2>;
  82. i2c_addr = <0x29 0 0 0>;
  83. polling_mode_ps = <0>;
  84. polling_mode_als = <1>;
  85. power_id = <0xffff>;
  86. power_vol = <0>;
  87. ps_threshold_high = <90>;
  88. als_level = <1 10 20 190 300 320 350 400 590 700 910 1120 1330 1450 1590 1700 1900 2200 2590 2800 3110 3220 3530 3640 3760 3830 3900 4120 4340 4560 4850 5000 5120 5240 5460 5680 5800 5950 6100 6350 6700 6900 7100 7350 7500 7750 8000 8250 8400 8650 8800 9050 9300 9450 9720 9850 10200 10400 10600 10850 11250 11500 11800 12000 12250 12500 12650 12800 14600 17500 19000 20000>;
  89. als_value = <0 10 20 39 47 55 65 83 94 103 112 167 226 236 261 296 326 376 416 456 511 536 566 586 606 621 636 661 696 736 866 886 906 926 956 976 996 1021 1036 1076 1136 1176 1191 1206 1266 1291 1336 1366 1406 1441 1456 1486 1501 1546 1576 1606 1643 1696 1731 1781 1831 1861 1896 1936 2036 2136 2700 3600 5900 8000 9800 10240>;
  90. ps_threshold_low = <70>;
  91. is_batch_supported_ps = <0>;
  92. is_batch_supported_als = <0>;
  93. interrupt-parent = <&pio>;
  94. interrupts = <65 IRQ_TYPE_EDGE_FALLING>;
  95. debounce = <8 0>;
  96. };
  97. cust_mag@0 {
  98. compatible = "mediatek,bmm150";
  99. i2c_num = <2>;
  100. i2c_addr = <0x12 0 0 0>;
  101. direction = <7>;
  102. power_id = <0xffff>;
  103. power_vol = <0>;
  104. is_batch_supported = <0>;
  105. };
  106. cust_gyro@0 {
  107. compatible = "mediatek,mpu6050gy";
  108. i2c_num = <2>;
  109. i2c_addr = <0x69 0 0 0>;
  110. direction = <4>;
  111. power_id = <0xffff>;
  112. power_vol = <0>;
  113. firlen = <0>;
  114. is_batch_supported = <0>;
  115. };
  116. cust_led@0 {
  117. compatible = "awinic,pressure";
  118. i2c_num = <2>;
  119. i2c_addr = <0x64 0 0 0>;
  120. power_id = <0xffff>;
  121. power_vol = <0>;
  122. firlen = <0>;
  123. is_batch_supported = <0>;
  124. };
  125. cap_touch@5D {
  126. compatible = "mediatek,cap_touch";
  127. reg = <0x5D>;
  128. interrupt-parent = <&pio>;
  129. interrupts = <10 IRQ_TYPE_EDGE_FALLING>;
  130. int-gpio = <&pio 10 0>;
  131. rst-gpio = <&pio 62 0>;
  132. };
  133. mt8193hdmi: mt8193hdmi@0 {//add line 1
  134. compatible = "mediatek,mt8193-hdmi";//add line 2
  135. };//add line 3
  136. };
  137. /* sensor gpio standization */
  138. &pio {
  139. alsps_intpin_cfg: alspspincfg {
  140. pins_cmd_dat {
  141. pins = <PINMUX_GPIO65__FUNC_GPIO65>;
  142. slew-rate = <0>;
  143. bias-pull-up = <00>;
  144. };
  145. };
  146. alsps_intpin_default: alspsdefaultcfg {
  147. pins_cmd_dat {
  148. pins = <PINMUX_GPIO65__FUNC_GPIO65>;
  149. slew-rate = <0>;
  150. bias-pull-up = <00>;
  151. };
  152. };
  153. gyro_intpin_cfg: gyropincfg {
  154. pins_cmd_dat {
  155. pins = <PINMUX_GPIO67__FUNC_GPIO67>;
  156. slew-rate = <0>;
  157. bias-pull-down = <00>;
  158. };
  159. };
  160. gyro_intpin_default: gyrodefaultcfg {
  161. };
  162. };
  163. &alsps {
  164. pinctrl-names = "pin_default", "pin_cfg";
  165. pinctrl-0 = <&alsps_intpin_default>;
  166. pinctrl-1 = <&alsps_intpin_cfg>;
  167. status = "okay";
  168. };
  169. &gyro {
  170. pinctrl-names = "pin_default", "pin_cfg";
  171. pinctrl-0 = <&gyro_intpin_default>;
  172. pinctrl-1 = <&gyro_intpin_cfg>;
  173. status = "okay";
  174. };
  175. &pio {
  176. sar_intpin_cfg: sarpincfg {
  177. pins_cmd_dat {
  178. pins = <PINMUX_GPIO97__FUNC_GPIO97>;
  179. };
  180. };
  181. sar_intpin_default: sardefaultcfg {
  182. };
  183. };
  184. &sar {
  185. pinctrl-names = "pin_default", "pin_cfg";
  186. pinctrl-0 = <&sar_intpin_default>;
  187. pinctrl-1 = <&sar_intpin_cfg>;
  188. status = "okay";
  189. };
  190. /* sensor end */
  191. /*ACCDET GPIO standardization */
  192. &accdet {
  193. interrupt-parent = <&eintc>;
  194. interrupts = <12 IRQ_TYPE_LEVEL_LOW>;
  195. eint-debounce = <256>;
  196. accdet-gpio = <&pio 12 0>;
  197. accdet-mic-vol = <7>;
  198. headset-mode-setting = <0x500 0x200 1 0x1f0 0x800 0x800 0x20>;
  199. accdet-plugout-debounce = <20>;
  200. /*1:ACC mode, 2:low cost without in bias, 6:low cost with in bias*/
  201. accdet-mic-mode = <1>;
  202. /*0--MD_MAX--UP_MAX--DW_MAX*/
  203. headset-three-key-threshold = <0 80 220 500>;
  204. /*0--MD_MAX--VOICE_MAX--UP_MAX--DW_MAX*/
  205. headset-four-key-threshold = <0 58 121 192 450>;
  206. pinctrl-names = "default", "state_eint_as_int";
  207. pinctrl-0 = <&accdet_pins_default>;
  208. pinctrl-1 = <&accdet_pins_eint_as_int>;
  209. status = "okay";
  210. };
  211. &pio{
  212. accdet_pins_default: eint86default {
  213. };
  214. accdet_pins_eint_as_int: eint12 {
  215. pins_cmd_dat {
  216. pins = <PINMUX_GPIO12__FUNC_GPIO12>;
  217. bias-disable;
  218. };
  219. };
  220. };
  221. /*ACCDET end*/
  222. /*TOUCH GPIO standardization */
  223. &touch {
  224. tpd-resolution = <1920 1200>;
  225. use-tpd-button = <1>;
  226. tpd-key-num = <1>;
  227. tpd-key-local= <172 0 0 0>;
  228. tpd-key-dim-local = <2000 2000 70 70 0 0 0 0 0 0 0 0 0 0 0 0>;
  229. tpd-max-touch-num = <10>;
  230. tpd-filter-enable = <1>;
  231. tpd-filter-pixel-density = <186>;
  232. tpd-filter-custom-prameters = <0 0 0 0 0 0 0 0 0 0 0 0>;
  233. tpd-filter-custom-speed = <0 0 0>;
  234. pinctrl-names = "default", "state_eint_as_int", "state_eint_output0", "state_eint_output1",
  235. "state_rst_output0", "state_rst_output1";
  236. pinctrl-0 = <&CTP_pins_default>;
  237. pinctrl-1 = <&CTP_pins_eint_as_int>;
  238. pinctrl-2 = <&CTP_pins_eint_output0>;
  239. pinctrl-3 = <&CTP_pins_eint_output1>;
  240. pinctrl-4 = <&CTP_pins_rst_output0>;
  241. pinctrl-5 = <&CTP_pins_rst_output1>;
  242. status = "okay";
  243. };
  244. &pio {
  245. CTP_pins_default: eint0default {
  246. };
  247. CTP_pins_eint_as_int: eint@0 {
  248. pins_cmd_dat {
  249. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  250. slew-rate = <0>;
  251. bias-disable;
  252. };
  253. };
  254. CTP_pins_eint_output0: eintoutput0 {
  255. pins_cmd_dat {
  256. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  257. slew-rate = <1>;
  258. output-low;
  259. };
  260. };
  261. CTP_pins_eint_output1: eintoutput1 {
  262. pins_cmd_dat {
  263. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  264. slew-rate = <1>;
  265. output-high;
  266. };
  267. };
  268. CTP_pins_rst_output0: rstoutput0 {
  269. pins_cmd_dat {
  270. pins = <PINMUX_GPIO62__FUNC_GPIO62>;
  271. slew-rate = <1>;
  272. output-low;
  273. };
  274. };
  275. CTP_pins_rst_output1: rstoutput1 {
  276. pins_cmd_dat {
  277. pins = <PINMUX_GPIO62__FUNC_GPIO62>;
  278. slew-rate = <1>;
  279. output-high;
  280. };
  281. };
  282. };
  283. /* TOUCH end */
  284. /* CAMERA GPIO standardization */
  285. &pio {
  286. camera_pins_cam0_rst0: cam0@0 {
  287. pins_cmd_dat {
  288. pins = <PINMUX_GPIO44__FUNC_GPIO44>;/*GPIO_CAMERA_CMRST_PIN*/
  289. slew-rate = <1>; /*direction 0:in, 1:out*/
  290. output-low;/*direction out used only. output_low or high*/
  291. };
  292. };
  293. camera_pins_cam0_rst1: cam0@1 {
  294. pins_cmd_dat {
  295. pins = <PINMUX_GPIO44__FUNC_GPIO44>;/*GPIO_CAMERA_CMRST_PIN*/
  296. slew-rate = <1>;
  297. output-high;
  298. };
  299. };
  300. camera_pins_cam0_pnd0: cam0@2 {
  301. pins_cmd_dat {
  302. pins = <PINMUX_GPIO82__FUNC_GPIO82>;/*GPIO_CAMERA_CMPDN_PIN*/
  303. slew-rate = <1>;
  304. output-low;
  305. };
  306. };
  307. camera_pins_cam0_pnd1: cam0@3 {
  308. pins_cmd_dat {
  309. pins = <PINMUX_GPIO82__FUNC_GPIO82>;/*GPIO_CAMERA_CMPDN_PIN*/
  310. slew-rate = <1>;
  311. output-high;
  312. };
  313. };
  314. camera_pins_cam1_rst0: cam1@0 {
  315. pins_cmd_dat {
  316. pins = <PINMUX_GPIO76__FUNC_GPIO76>;/*GPIO_CAMERA_CMRST1_PIN*/
  317. slew-rate = <1>; /*direction 0:in, 1:out*/
  318. output-low;/*direction out used only. output_low or high*/
  319. };
  320. };
  321. camera_pins_cam1_rst1: cam1@1 {
  322. pins_cmd_dat {
  323. pins = <PINMUX_GPIO76__FUNC_GPIO76>;/*GPIO_CAMERA_CMRST1_PIN*/
  324. slew-rate = <1>;
  325. output-high;
  326. };
  327. };
  328. camera_pins_cam1_pnd0: cam1@2 {
  329. pins_cmd_dat {
  330. pins = <PINMUX_GPIO86__FUNC_GPIO86>;/*GPIO_CAMERA_CMPDN1_PIN*/
  331. slew-rate = <1>;
  332. output-low;
  333. };
  334. };
  335. camera_pins_cam1_pnd1: cam1@3 {
  336. pins_cmd_dat {
  337. pins = <PINMUX_GPIO86__FUNC_GPIO86>;/*GPIO_CAMERA_CMPDN1_PIN*/
  338. slew-rate = <1>;
  339. output-high;
  340. };
  341. };
  342. camera_pins_cam_ldo0_0: cam@0 {
  343. pins_cmd_dat {
  344. pins = <PINMUX_GPIO63__FUNC_GPIO63>;
  345. slew-rate = <1>;
  346. output-low;
  347. };
  348. };
  349. camera_pins_cam_ldo0_1: cam@1 {
  350. pins_cmd_dat {
  351. pins = <PINMUX_GPIO63__FUNC_GPIO63>;
  352. slew-rate = <1>;
  353. output-high;
  354. };
  355. };
  356. camera_pins_default: camdefault {
  357. };
  358. };
  359. &mt8193_bridge{
  360. pinctrl-names = "default";
  361. pinctrl-0 = <&dpi_pins_default>;
  362. status = "okay";
  363. };
  364. &pio{
  365. dpi_pins_default:hdmi_dpi_pins{
  366. pins_cmd_dat {
  367. pins = <PINMUX_GPIO1__FUNC_DPI_D5>,
  368. <PINMUX_GPIO2__FUNC_DPI_D6>,
  369. <PINMUX_GPIO3__FUNC_DPI_D7>,
  370. <PINMUX_GPIO4__FUNC_DPI_D8>,
  371. <PINMUX_GPIO5__FUNC_DPI_D9>,
  372. <PINMUX_GPIO6__FUNC_DPI_D10>,
  373. <PINMUX_GPIO7__FUNC_DPI_D11>,
  374. <PINMUX_GPIO59__FUNC_DPI_CK0>;
  375. };
  376. };
  377. };
  378. &mt8193hdmi{
  379. pinctrl-names = "default";
  380. pinctrl-0 = <&mt8193hdmi_pins_default>;
  381. hdmi_power_gpios = <&pio 87 0>;
  382. status = "okay";
  383. };
  384. &pio{
  385. mt8193hdmi_pins_default:8193hdmi_dpi_pins{
  386. pins_cmd_dat {
  387. pins = <PINMUX_GPIO87__FUNC_GPIO87>;
  388. slew-rate = <1>;
  389. bias-pull-up =<00>;
  390. output-low;
  391. };
  392. };
  393. };
  394. &kd_camera_hw1 {
  395. pinctrl-names = "default", "cam0_rst0", "cam0_rst1", "cam0_pnd0", "cam0_pnd1",
  396. "cam1_rst0", "cam1_rst1", "cam1_pnd0", "cam1_pnd1",
  397. "cam_ldo0_0", "cam_ldo0_1";
  398. pinctrl-0 = <&camera_pins_default>;
  399. pinctrl-1 = <&camera_pins_cam0_rst0>;
  400. pinctrl-2 = <&camera_pins_cam0_rst1>;
  401. pinctrl-3 = <&camera_pins_cam0_pnd0>;
  402. pinctrl-4 = <&camera_pins_cam0_pnd1>;
  403. pinctrl-5 = <&camera_pins_cam1_rst0>;
  404. pinctrl-6 = <&camera_pins_cam1_rst1>;
  405. pinctrl-7 = <&camera_pins_cam1_pnd0>;
  406. pinctrl-8 = <&camera_pins_cam1_pnd1>;
  407. pinctrl-9 = <&camera_pins_cam_ldo0_0>;
  408. pinctrl-10 = <&camera_pins_cam_ldo0_1>;
  409. status = "okay";
  410. };
  411. /* CAMERA GPIO end */
  412. /* CONSYS GPIO standardization */
  413. &pio {
  414. consys_pins_default: default {
  415. };
  416. gpslna_pins_init: gpslna@0 {
  417. pins_cmd_dat {
  418. pins = <PINMUX_GPIO77__FUNC_GPIO77>;
  419. slew-rate = <0>;
  420. bias-disable;
  421. output-low;
  422. };
  423. };
  424. gpslna_pins_oh: gpslna@1 {
  425. pins_cmd_dat {
  426. pins = <PINMUX_GPIO77__FUNC_GPIO77>;
  427. slew-rate = <1>;
  428. bias-pull-up = <00>;
  429. output-high;
  430. };
  431. };
  432. gpslna_pins_ol: gpslna@2 {
  433. pins_cmd_dat {
  434. pins = <PINMUX_GPIO77__FUNC_GPIO77>;
  435. slew-rate = <1>;
  436. bias-pull-up = <00>;
  437. output-low;
  438. };
  439. };
  440. };
  441. &consys {
  442. pinctrl-names = "default", "gps_lna_state_init", "gps_lna_state_oh", "gps_lna_state_ol";
  443. pinctrl-0 = <&consys_pins_default>;
  444. pinctrl-1 = <&gpslna_pins_init>;
  445. pinctrl-2 = <&gpslna_pins_oh>;
  446. pinctrl-3 = <&gpslna_pins_ol>;
  447. status = "okay";
  448. };
  449. /* CONSYS end */
  450. /* mmc start */
  451. &mmc0 {
  452. clk_src = /bits/ 8 <MSDC50_CLKSRC_400MHZ>;
  453. bus-width = <8>;
  454. max-frequency = <200000000>;
  455. cap-mmc-highspeed;
  456. msdc-sys-suspend;
  457. mmc-ddr-1_8v;
  458. mmc-hs200-1_8v;
  459. mmc-hs400-1_8v;
  460. non-removable;
  461. pinctl = <&mmc0_pins_default>;
  462. register_setting = <&mmc0_register_setting_default>;
  463. host_function = /bits/ 8 <MSDC_EMMC>;
  464. bootable;
  465. status = "okay";
  466. };
  467. &mmc1 {
  468. clk_src = /bits/ 8 <MSDC30_CLKSRC_200MHZ>;
  469. bus-width = <4>;
  470. max-frequency = <200000000>;
  471. msdc-sys-suspend;
  472. sd_need_power;
  473. cap-sd-highspeed;
  474. sd-uhs-sdr12;
  475. sd-uhs-sdr25;
  476. sd-uhs-sdr50;
  477. sd-uhs-sdr104;
  478. sd-uhs-ddr50;
  479. pinctl = <&mmc1_pins_default>;
  480. pinctl_sdr104 = <&mmc1_pins_sdr104>;
  481. pinctl_sdr50 = <&mmc1_pins_sdr50>;
  482. pinctl_ddr50 = <&mmc1_pins_ddr50>;
  483. register_setting = <&mmc1_register_setting_default>;
  484. host_function = /bits/ 8 <MSDC_SD>;
  485. cd_level = /bits/ 8 <MSDC_CD_LOW>;
  486. cd-gpios = <&pio 11 0>;
  487. status = "okay";
  488. };
  489. &mmc2 {
  490. clk_src = /bits/ 8 <MSDC30_CLKSRC_200MHZ>;
  491. bus-width = <4>;
  492. max-frequency = <200000000>;
  493. cap-sd-highspeed;
  494. sd-uhs-sdr12;
  495. sd-uhs-sdr25;
  496. sd-uhs-sdr50;
  497. sd-uhs-sdr104;
  498. sd-uhs-ddr50;
  499. non-removable;
  500. host_function = /bits/ 8 <MSDC_SDIO>;
  501. status = "okay";
  502. };
  503. &pio {
  504. mmc0_pins_default: mmc0@default {
  505. pins_cmd {
  506. drive-strength = /bits/ 8 <2>;
  507. };
  508. pins_dat {
  509. drive-strength = /bits/ 8 <2>;
  510. };
  511. pins_clk {
  512. drive-strength = /bits/ 8 <2>;
  513. };
  514. pins_rst {
  515. drive-strength = /bits/ 8 <2>;
  516. };
  517. pins_ds {
  518. drive-strength = /bits/ 8 <2>;
  519. };
  520. };
  521. mmc0_register_setting_default: mmc0@register_default {
  522. dat0rddly = /bits/ 8 <0>;
  523. dat1rddly = /bits/ 8 <0>;
  524. dat2rddly = /bits/ 8 <0>;
  525. dat3rddly = /bits/ 8 <0>;
  526. dat4rddly = /bits/ 8 <0>;
  527. dat5rddly = /bits/ 8 <0>;
  528. dat6rddly = /bits/ 8 <0>;
  529. dat7rddly = /bits/ 8 <0>;
  530. datwrddly = /bits/ 8 <0>;
  531. cmdrrddly = /bits/ 8 <0>;
  532. cmdrddly = /bits/ 8 <0>;
  533. cmd_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  534. rdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  535. wdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  536. ett-hs200-cells = <12>;
  537. ett-hs200-default = <OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_INT_DAT_LATCH_CK_SEL 0x0
  538. OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_CKGEN_MSDC_DLY_SEL 0x0
  539. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_CMD_RSP_TA_CNTR 0x1
  540. OFFSET_MSDC_IOCON MSDC_IOCON_RSPL 0x1
  541. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRDLY 0xf
  542. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRRDLY 0x0
  543. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_WRDAT_CRCS_TA_CNTR 0x1
  544. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_DATWRDLY 0xf
  545. OFFSET_MSDC_IOCON MSDC_IOCON_W_D0SPL 0x1
  546. OFFSET_MSDC_DAT_RDDLY0 MSDC_DAT_RDDLY0_D0 0xf
  547. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_DATRRDLY 0x16
  548. OFFSET_MSDC_IOCON MSDC_IOCON_R_D_SMPL 0x0>;
  549. ett-hs400-cells = <8>;
  550. ett-hs400-default = <OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_INT_DAT_LATCH_CK_SEL 0x0
  551. OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_CKGEN_MSDC_DLY_SEL 0x0
  552. OFFSET_EMMC50_PAD_DS_TUNE MSDC_EMMC50_PAD_DS_TUNE_DLY1 0x2
  553. OFFSET_EMMC50_PAD_DS_TUNE MSDC_EMMC50_PAD_DS_TUNE_DLY3 0xe
  554. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_CMD_RSP_TA_CNTR 0x1
  555. OFFSET_MSDC_IOCON MSDC_IOCON_RSPL 0x0
  556. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRDLY 0xf
  557. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRRDLY 0xd>;
  558. };
  559. mmc1_pins_default: mmc1@default {
  560. pins_cmd {
  561. drive-strength = /bits/ 8 <3>;
  562. };
  563. pins_dat {
  564. drive-strength = /bits/ 8 <3>;
  565. };
  566. pins_clk {
  567. drive-strength = /bits/ 8 <3>;
  568. };
  569. };
  570. mmc1_pins_sdr104: mmc1@sdr104 {
  571. pins_cmd {
  572. drive-strength = /bits/ 8 <2>;
  573. };
  574. pins_dat {
  575. drive-strength = /bits/ 8 <2>;
  576. };
  577. pins_clk {
  578. drive-strength = /bits/ 8 <3>;
  579. };
  580. };
  581. mmc1_pins_sdr50: mmc1@sdr50 {
  582. pins_cmd {
  583. drive-strength = /bits/ 8 <2>;
  584. };
  585. pins_dat {
  586. drive-strength = /bits/ 8 <2>;
  587. };
  588. pins_clk {
  589. drive-strength = /bits/ 8 <3>;
  590. };
  591. };
  592. mmc1_pins_ddr50: mmc1@ddr50 {
  593. pins_cmd {
  594. drive-strength = /bits/ 8 <2>;
  595. };
  596. pins_dat {
  597. drive-strength = /bits/ 8 <2>;
  598. };
  599. pins_clk {
  600. drive-strength = /bits/ 8 <3>;
  601. };
  602. };
  603. mmc1_register_setting_default: mmc1@register_default {
  604. dat0rddly = /bits/ 8 <0>;
  605. dat1rddly = /bits/ 8 <0>;
  606. dat2rddly = /bits/ 8 <0>;
  607. dat3rddly = /bits/ 8 <0>;
  608. datwrddly = /bits/ 8 <0>;
  609. cmdrrddly = /bits/ 8 <0>;
  610. cmdrddly = /bits/ 8 <0>;
  611. cmd_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  612. rdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  613. wdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  614. };
  615. };
  616. /* mmc end */
  617. /* USB GPIO Kernal Standardization start */
  618. &pio {
  619. usb_default: usb_default {
  620. };
  621. gpio67_mode5_iddig: iddig_irq_init {
  622. pins_cmd_dat {
  623. pins = <PINMUX_GPIO67__FUNC_IDDIG>;
  624. slew-rate = <0>;
  625. bias-pull-up = <00>;
  626. };
  627. };
  628. gpio83_mode2_drvvbus: drvvbus_init {
  629. pins_cmd_dat {
  630. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  631. slew-rate = <1>;
  632. bias-pull-up = <00>;
  633. };
  634. };
  635. gpio83_mode2_drvvbus_low: drvvbus_low {
  636. pins_cmd_dat {
  637. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  638. slew-rate = <1>;
  639. output-low;
  640. };
  641. };
  642. gpio83_mode2_drvvbus_high: drvvbus_high {
  643. pins_cmd_dat {
  644. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  645. slew-rate = <1>;
  646. output-high;
  647. };
  648. };
  649. };
  650. &usb0 {
  651. iddig_gpio = <67 1>;
  652. pinctrl-names = "usb_default", "iddig_irq_init", "drvvbus_init", "drvvbus_low", "drvvbus_high";
  653. pinctrl-0 = <&usb_default>;
  654. pinctrl-1 = <&gpio67_mode5_iddig>;
  655. pinctrl-2 = <&gpio83_mode2_drvvbus>;
  656. pinctrl-3 = <&gpio83_mode2_drvvbus_low>;
  657. pinctrl-4 = <&gpio83_mode2_drvvbus_high>;
  658. status = "okay";
  659. };
  660. /* USB GPIO Kernal Standardization end */
  661. /* AUDIO GPIO standardization */
  662. &mt_soc_dl1_pcm {
  663. pinctrl-names = "default", "audpmicclk-mode0", "audpmicclk-mode1", "audi2s1-mode0", "audi2s1-mode1", "extamp-pullhigh", "extamp-pulllow", "rcvspk-pullhigh", "rcvspk-pulllow";
  664. pinctrl-0 = <&aud_pins_default>;
  665. pinctrl-1 = <&aud_pins_pmicclk_mode0>;
  666. pinctrl-2 = <&aud_pins_pmicclk_mode1>;
  667. pinctrl-3 = <&aud_pins_i2s1_mode0>;
  668. pinctrl-4 = <&aud_pins_i2s1_mode1>;
  669. pinctrl-5 = <&aud_pins_extamp_high>;
  670. pinctrl-6 = <&aud_pins_extamp_low>;
  671. pinctrl-7 = <&aud_pins_rcvspk_high>;
  672. pinctrl-8 = <&aud_pins_rcvspk_low>;
  673. status = "okay";
  674. };
  675. &pio {
  676. aud_pins_default: audiodefault {
  677. audio_i2s1_hdmi {//add line 1
  678. pins = <PINMUX_GPIO78__FUNC_I2S1_DO>,//add line 2
  679. <PINMUX_GPIO79__FUNC_I2S1_LRCK>,//add line 3
  680. <PINMUX_GPIO80__FUNC_I2S1_BCK>;//add line 4
  681. };//add line 5
  682. };
  683. aud_pins_pmicclk_mode0: pmicclkmode0 {
  684. pins_cmd0_dat {
  685. pins = <PINMUX_GPIO143__FUNC_GPIO143>;
  686. };
  687. pins_cmd1_dat {
  688. pins = <PINMUX_GPIO144__FUNC_GPIO144>;
  689. };
  690. pins_cmd2_dat {
  691. pins = <PINMUX_GPIO145__FUNC_GPIO145>;
  692. };
  693. };
  694. aud_pins_pmicclk_mode1: pmicclkmode1 {
  695. pins_cmd0_dat {
  696. pins = <PINMUX_GPIO143__FUNC_AUD_CLK_MOSI>;
  697. };
  698. pins_cmd1_dat {
  699. pins = <PINMUX_GPIO144__FUNC_AUD_DAT_MISO>;
  700. };
  701. pins_cmd2_dat {
  702. pins = <PINMUX_GPIO145__FUNC_AUD_DAT_MOSI>;
  703. };
  704. };
  705. aud_pins_i2s1_mode0: audi2s1mode0 {
  706. pins_cmd0_dat {
  707. pins = <PINMUX_GPIO78__FUNC_GPIO78>;
  708. };
  709. pins_cmd1_dat {
  710. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  711. };
  712. pins_cmd2_dat {
  713. pins = <PINMUX_GPIO80__FUNC_GPIO80>;
  714. };
  715. };
  716. aud_pins_i2s1_mode1: audi2s1mode1 {
  717. pins_cmd0_dat {
  718. pins = <PINMUX_GPIO78__FUNC_I2S1_DO>;
  719. };
  720. pins_cmd1_dat {
  721. pins = <PINMUX_GPIO79__FUNC_I2S1_LRCK>;
  722. };
  723. pins_cmd2_dat {
  724. pins = <PINMUX_GPIO80__FUNC_I2S1_BCK>;
  725. };
  726. };
  727. aud_pins_extamp_high: audexamphigh {
  728. pins_cmd_dat {
  729. pins = <PINMUX_GPIO64__FUNC_GPIO64>;
  730. slew-rate = <1>;
  731. output-high;
  732. };
  733. };
  734. aud_pins_extamp_low: audexamplow {
  735. pins_cmd_dat {
  736. pins = <PINMUX_GPIO64__FUNC_GPIO64>;
  737. slew-rate = <1>;
  738. output-low;
  739. };
  740. };
  741. aud_pins_rcvspk_high: audrcvspkhigh {
  742. pins_cmd_dat {
  743. pins = <PINMUX_GPIO120__FUNC_GPIO120>;
  744. slew-rate = <1>;
  745. output-low; /*set low for receiver out*/
  746. };
  747. };
  748. aud_pins_rcvspk_low: audrcvspklow {
  749. pins_cmd_dat {
  750. pins = <PINMUX_GPIO120__FUNC_GPIO120>;
  751. slew-rate = <1>;
  752. output-high; /*set high for speaker out*/
  753. };
  754. };
  755. };
  756. /* AUDIO end */
  757. /* LCM GPIO Kernal Standardization start */
  758. &pio {
  759. lcm_mode_default: lcm_mode_default {
  760. pins_cmd_dat {
  761. pins = <PINMUX_GPIO80__FUNC_GPIO80>;
  762. };
  763. };
  764. lcm_mode_00: lcm_mode@0 {
  765. pins_cmd_dat {
  766. pins = <PINMUX_GPIO80__FUNC_GPIO80>;
  767. };
  768. };
  769. lcm_mode_01: lcm_mode@1 {
  770. pins_cmd_dat {
  771. pins = <PINMUX_GPIO80__FUNC_I2S0_BCK>;
  772. };
  773. };
  774. lcm_mode_02: lcm_mode@2 {
  775. pins_cmd_dat {
  776. pins = <PINMUX_GPIO80__FUNC_PCM1_CLK_1>;
  777. };
  778. };
  779. lcm_mode_03: lcm_mode@3 {
  780. pins_cmd_dat {
  781. pins = <PINMUX_GPIO80__FUNC_I2S3_BCK>;
  782. };
  783. };
  784. lcm_mode_04: lcm_mode@4 {
  785. pins_cmd_dat {
  786. pins = <PINMUX_GPIO80__FUNC_I2S1_BCK>;
  787. };
  788. };
  789. lcm_mode_05: lcm_mode@5 {
  790. pins_cmd_dat {
  791. pins = <PINMUX_GPIO80__FUNC_PWM4>;
  792. };
  793. };
  794. lcm_mode_06: lcm_mode@6 {
  795. pins_cmd_dat {
  796. pins = <PINMUX_GPIO80__FUNC_I2S2_BCK>;
  797. };
  798. };
  799. lcm_mode_07: lcm_mode@7 {
  800. pins_cmd_dat {
  801. pins = <PINMUX_GPIO80__FUNC_DBG_MON_A28>;
  802. };
  803. };
  804. };
  805. &lcm {
  806. gpio_lcm_pwr_en = <&pio 57 0>;
  807. gpio_lcm_rst_en = <&pio 146 0>;
  808. lcm_bl_gpio = <&pio 3 0>;
  809. lcm_bias_enp_gpio= <&pio 58 0>;
  810. lcm_id_gpio= <&pio 19 0>;
  811. };
  812. &lcm_mode {
  813. pinctrl-names = "default", "lcm_mode_00", "lcm_mode_01", "lcm_mode_02", "lcm_mode_03", "lcm_mode_04",
  814. "lcm_mode_05", "lcm_mode_06", "lcm_mode_07";
  815. pinctrl-0 = <&lcm_mode_default>;
  816. pinctrl-1 = <&lcm_mode_00>;
  817. pinctrl-2 = <&lcm_mode_01>;
  818. pinctrl-3 = <&lcm_mode_02>;
  819. pinctrl-4 = <&lcm_mode_03>;
  820. pinctrl-5 = <&lcm_mode_04>;
  821. pinctrl-6 = <&lcm_mode_05>;
  822. pinctrl-7 = <&lcm_mode_06>;
  823. pinctrl-8 = <&lcm_mode_07>;
  824. lcm_power_gpio = <&pio 80 0>;
  825. lcm_bl_gpio = <&pio 129 0>;
  826. status = "okay";
  827. };
  828. /* LCM GPIO Kernal Standardization end */
  829. /* i2c start */
  830. &i2c3 {
  831. bq24296@6b {
  832. status = "okay";
  833. compatible = "bq24296";
  834. reg = <0x6b>;
  835. };
  836. };
  837. &i2c2 {
  838. tpa6130a2@60 {
  839. compatible = "ti,tpa6130a2";
  840. reg = <0x60>;
  841. power-gpio = <&pio 20 0>;
  842. };
  843. };
  844. &i2c2 {
  845. SAR@28 {
  846. compatible = "mediatek,SAR";
  847. reg = <0x28>;
  848. };
  849. };
  850. /* i2c end */