cpu-probe.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328
  1. /*
  2. * Processor capabilities determination functions.
  3. *
  4. * Copyright (C) xxxx the Anonymous
  5. * Copyright (C) 1994 - 2006 Ralf Baechle
  6. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  7. * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/stddef.h>
  19. #include <linux/export.h>
  20. #include <asm/bugs.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-type.h>
  23. #include <asm/fpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/mipsmtregs.h>
  26. #include <asm/msa.h>
  27. #include <asm/watch.h>
  28. #include <asm/elf.h>
  29. #include <asm/pgtable-bits.h>
  30. #include <asm/spram.h>
  31. #include <asm/uaccess.h>
  32. static int mips_fpu_disabled;
  33. static int __init fpu_disable(char *s)
  34. {
  35. cpu_data[0].options &= ~MIPS_CPU_FPU;
  36. mips_fpu_disabled = 1;
  37. return 1;
  38. }
  39. __setup("nofpu", fpu_disable);
  40. int mips_dsp_disabled;
  41. static int __init dsp_disable(char *s)
  42. {
  43. cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  44. mips_dsp_disabled = 1;
  45. return 1;
  46. }
  47. __setup("nodsp", dsp_disable);
  48. static int mips_htw_disabled;
  49. static int __init htw_disable(char *s)
  50. {
  51. mips_htw_disabled = 1;
  52. cpu_data[0].options &= ~MIPS_CPU_HTW;
  53. write_c0_pwctl(read_c0_pwctl() &
  54. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  55. return 1;
  56. }
  57. __setup("nohtw", htw_disable);
  58. static inline void check_errata(void)
  59. {
  60. struct cpuinfo_mips *c = &current_cpu_data;
  61. switch (current_cpu_type()) {
  62. case CPU_34K:
  63. /*
  64. * Erratum "RPS May Cause Incorrect Instruction Execution"
  65. * This code only handles VPE0, any SMP/RTOS code
  66. * making use of VPE1 will be responsable for that VPE.
  67. */
  68. if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
  69. write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
  70. break;
  71. default:
  72. break;
  73. }
  74. }
  75. void __init check_bugs32(void)
  76. {
  77. check_errata();
  78. }
  79. /*
  80. * Probe whether cpu has config register by trying to play with
  81. * alternate cache bit and see whether it matters.
  82. * It's used by cpu_probe to distinguish between R3000A and R3081.
  83. */
  84. static inline int cpu_has_confreg(void)
  85. {
  86. #ifdef CONFIG_CPU_R3000
  87. extern unsigned long r3k_cache_size(unsigned long);
  88. unsigned long size1, size2;
  89. unsigned long cfg = read_c0_conf();
  90. size1 = r3k_cache_size(ST0_ISC);
  91. write_c0_conf(cfg ^ R30XX_CONF_AC);
  92. size2 = r3k_cache_size(ST0_ISC);
  93. write_c0_conf(cfg);
  94. return size1 != size2;
  95. #else
  96. return 0;
  97. #endif
  98. }
  99. static inline void set_elf_platform(int cpu, const char *plat)
  100. {
  101. if (cpu == 0)
  102. __elf_platform = plat;
  103. }
  104. /*
  105. * Get the FPU Implementation/Revision.
  106. */
  107. static inline unsigned long cpu_get_fpu_id(void)
  108. {
  109. unsigned long tmp, fpu_id;
  110. tmp = read_c0_status();
  111. __enable_fpu(FPU_AS_IS);
  112. fpu_id = read_32bit_cp1_register(CP1_REVISION);
  113. write_c0_status(tmp);
  114. return fpu_id;
  115. }
  116. /*
  117. * Check the CPU has an FPU the official way.
  118. */
  119. static inline int __cpu_has_fpu(void)
  120. {
  121. return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
  122. }
  123. static inline unsigned long cpu_get_msa_id(void)
  124. {
  125. unsigned long status, msa_id;
  126. status = read_c0_status();
  127. __enable_fpu(FPU_64BIT);
  128. enable_msa();
  129. msa_id = read_msa_ir();
  130. disable_msa();
  131. write_c0_status(status);
  132. return msa_id;
  133. }
  134. static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
  135. {
  136. #ifdef __NEED_VMBITS_PROBE
  137. write_c0_entryhi(0x3fffffffffffe000ULL);
  138. back_to_back_c0_hazard();
  139. c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
  140. #endif
  141. }
  142. static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
  143. {
  144. switch (isa) {
  145. case MIPS_CPU_ISA_M64R2:
  146. c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
  147. case MIPS_CPU_ISA_M64R1:
  148. c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
  149. case MIPS_CPU_ISA_V:
  150. c->isa_level |= MIPS_CPU_ISA_V;
  151. case MIPS_CPU_ISA_IV:
  152. c->isa_level |= MIPS_CPU_ISA_IV;
  153. case MIPS_CPU_ISA_III:
  154. c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
  155. break;
  156. case MIPS_CPU_ISA_M32R2:
  157. c->isa_level |= MIPS_CPU_ISA_M32R2;
  158. case MIPS_CPU_ISA_M32R1:
  159. c->isa_level |= MIPS_CPU_ISA_M32R1;
  160. case MIPS_CPU_ISA_II:
  161. c->isa_level |= MIPS_CPU_ISA_II;
  162. break;
  163. }
  164. }
  165. static char unknown_isa[] = KERN_ERR \
  166. "Unsupported ISA type, c0.config0: %d.";
  167. static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
  168. {
  169. unsigned int probability = c->tlbsize / c->tlbsizevtlb;
  170. /*
  171. * 0 = All TLBWR instructions go to FTLB
  172. * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
  173. * FTLB and 1 goes to the VTLB.
  174. * 2 = 7:1: As above with 7:1 ratio.
  175. * 3 = 3:1: As above with 3:1 ratio.
  176. *
  177. * Use the linear midpoint as the probability threshold.
  178. */
  179. if (probability >= 12)
  180. return 1;
  181. else if (probability >= 6)
  182. return 2;
  183. else
  184. /*
  185. * So FTLB is less than 4 times bigger than VTLB.
  186. * A 3:1 ratio can still be useful though.
  187. */
  188. return 3;
  189. }
  190. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
  191. {
  192. unsigned int config6;
  193. /* It's implementation dependent how the FTLB can be enabled */
  194. switch (c->cputype) {
  195. case CPU_PROAPTIV:
  196. case CPU_P5600:
  197. /* proAptiv & related cores use Config6 to enable the FTLB */
  198. config6 = read_c0_config6();
  199. /* Clear the old probability value */
  200. config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
  201. if (enable)
  202. /* Enable FTLB */
  203. write_c0_config6(config6 |
  204. (calculate_ftlb_probability(c)
  205. << MIPS_CONF6_FTLBP_SHIFT)
  206. | MIPS_CONF6_FTLBEN);
  207. else
  208. /* Disable FTLB */
  209. write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
  210. back_to_back_c0_hazard();
  211. break;
  212. }
  213. }
  214. static inline unsigned int decode_config0(struct cpuinfo_mips *c)
  215. {
  216. unsigned int config0;
  217. int isa;
  218. config0 = read_c0_config();
  219. /*
  220. * Look for Standard TLB or Dual VTLB and FTLB
  221. */
  222. if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
  223. (((config0 & MIPS_CONF_MT) >> 7) == 4))
  224. c->options |= MIPS_CPU_TLB;
  225. isa = (config0 & MIPS_CONF_AT) >> 13;
  226. switch (isa) {
  227. case 0:
  228. switch ((config0 & MIPS_CONF_AR) >> 10) {
  229. case 0:
  230. set_isa(c, MIPS_CPU_ISA_M32R1);
  231. break;
  232. case 1:
  233. set_isa(c, MIPS_CPU_ISA_M32R2);
  234. break;
  235. default:
  236. goto unknown;
  237. }
  238. break;
  239. case 2:
  240. switch ((config0 & MIPS_CONF_AR) >> 10) {
  241. case 0:
  242. set_isa(c, MIPS_CPU_ISA_M64R1);
  243. break;
  244. case 1:
  245. set_isa(c, MIPS_CPU_ISA_M64R2);
  246. break;
  247. default:
  248. goto unknown;
  249. }
  250. break;
  251. default:
  252. goto unknown;
  253. }
  254. return config0 & MIPS_CONF_M;
  255. unknown:
  256. panic(unknown_isa, config0);
  257. }
  258. static inline unsigned int decode_config1(struct cpuinfo_mips *c)
  259. {
  260. unsigned int config1;
  261. config1 = read_c0_config1();
  262. if (config1 & MIPS_CONF1_MD)
  263. c->ases |= MIPS_ASE_MDMX;
  264. if (config1 & MIPS_CONF1_WR)
  265. c->options |= MIPS_CPU_WATCH;
  266. if (config1 & MIPS_CONF1_CA)
  267. c->ases |= MIPS_ASE_MIPS16;
  268. if (config1 & MIPS_CONF1_EP)
  269. c->options |= MIPS_CPU_EJTAG;
  270. if (config1 & MIPS_CONF1_FP) {
  271. c->options |= MIPS_CPU_FPU;
  272. c->options |= MIPS_CPU_32FPR;
  273. }
  274. if (cpu_has_tlb) {
  275. c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
  276. c->tlbsizevtlb = c->tlbsize;
  277. c->tlbsizeftlbsets = 0;
  278. }
  279. return config1 & MIPS_CONF_M;
  280. }
  281. static inline unsigned int decode_config2(struct cpuinfo_mips *c)
  282. {
  283. unsigned int config2;
  284. config2 = read_c0_config2();
  285. if (config2 & MIPS_CONF2_SL)
  286. c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
  287. return config2 & MIPS_CONF_M;
  288. }
  289. static inline unsigned int decode_config3(struct cpuinfo_mips *c)
  290. {
  291. unsigned int config3;
  292. config3 = read_c0_config3();
  293. if (config3 & MIPS_CONF3_SM) {
  294. c->ases |= MIPS_ASE_SMARTMIPS;
  295. c->options |= MIPS_CPU_RIXI;
  296. }
  297. if (config3 & MIPS_CONF3_RXI)
  298. c->options |= MIPS_CPU_RIXI;
  299. if (config3 & MIPS_CONF3_DSP)
  300. c->ases |= MIPS_ASE_DSP;
  301. if (config3 & MIPS_CONF3_DSP2P)
  302. c->ases |= MIPS_ASE_DSP2P;
  303. if (config3 & MIPS_CONF3_VINT)
  304. c->options |= MIPS_CPU_VINT;
  305. if (config3 & MIPS_CONF3_VEIC)
  306. c->options |= MIPS_CPU_VEIC;
  307. if (config3 & MIPS_CONF3_MT)
  308. c->ases |= MIPS_ASE_MIPSMT;
  309. if (config3 & MIPS_CONF3_ULRI)
  310. c->options |= MIPS_CPU_ULRI;
  311. if (config3 & MIPS_CONF3_ISA)
  312. c->options |= MIPS_CPU_MICROMIPS;
  313. if (config3 & MIPS_CONF3_VZ)
  314. c->ases |= MIPS_ASE_VZ;
  315. if (config3 & MIPS_CONF3_SC)
  316. c->options |= MIPS_CPU_SEGMENTS;
  317. if (config3 & MIPS_CONF3_MSA)
  318. c->ases |= MIPS_ASE_MSA;
  319. /* Only tested on 32-bit cores */
  320. if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT)) {
  321. c->htw_seq = 0;
  322. c->options |= MIPS_CPU_HTW;
  323. }
  324. return config3 & MIPS_CONF_M;
  325. }
  326. static inline unsigned int decode_config4(struct cpuinfo_mips *c)
  327. {
  328. unsigned int config4;
  329. unsigned int newcf4;
  330. unsigned int mmuextdef;
  331. unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
  332. config4 = read_c0_config4();
  333. if (cpu_has_tlb) {
  334. if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
  335. c->options |= MIPS_CPU_TLBINV;
  336. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  337. switch (mmuextdef) {
  338. case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
  339. c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
  340. c->tlbsizevtlb = c->tlbsize;
  341. break;
  342. case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
  343. c->tlbsizevtlb +=
  344. ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
  345. MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
  346. c->tlbsize = c->tlbsizevtlb;
  347. ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
  348. /* fall through */
  349. case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
  350. newcf4 = (config4 & ~ftlb_page) |
  351. (page_size_ftlb(mmuextdef) <<
  352. MIPS_CONF4_FTLBPAGESIZE_SHIFT);
  353. write_c0_config4(newcf4);
  354. back_to_back_c0_hazard();
  355. config4 = read_c0_config4();
  356. if (config4 != newcf4) {
  357. pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
  358. PAGE_SIZE, config4);
  359. /* Switch FTLB off */
  360. set_ftlb_enable(c, 0);
  361. break;
  362. }
  363. c->tlbsizeftlbsets = 1 <<
  364. ((config4 & MIPS_CONF4_FTLBSETS) >>
  365. MIPS_CONF4_FTLBSETS_SHIFT);
  366. c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
  367. MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
  368. c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
  369. break;
  370. }
  371. }
  372. c->kscratch_mask = (config4 >> 16) & 0xff;
  373. return config4 & MIPS_CONF_M;
  374. }
  375. static inline unsigned int decode_config5(struct cpuinfo_mips *c)
  376. {
  377. unsigned int config5;
  378. config5 = read_c0_config5();
  379. config5 &= ~MIPS_CONF5_UFR;
  380. write_c0_config5(config5);
  381. if (config5 & MIPS_CONF5_EVA)
  382. c->options |= MIPS_CPU_EVA;
  383. if (config5 & MIPS_CONF5_MRP)
  384. c->options |= MIPS_CPU_MAAR;
  385. return config5 & MIPS_CONF_M;
  386. }
  387. static void decode_configs(struct cpuinfo_mips *c)
  388. {
  389. int ok;
  390. /* MIPS32 or MIPS64 compliant CPU. */
  391. c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
  392. MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
  393. c->scache.flags = MIPS_CACHE_NOT_PRESENT;
  394. /* Enable FTLB if present */
  395. set_ftlb_enable(c, 1);
  396. ok = decode_config0(c); /* Read Config registers. */
  397. BUG_ON(!ok); /* Arch spec violation! */
  398. if (ok)
  399. ok = decode_config1(c);
  400. if (ok)
  401. ok = decode_config2(c);
  402. if (ok)
  403. ok = decode_config3(c);
  404. if (ok)
  405. ok = decode_config4(c);
  406. if (ok)
  407. ok = decode_config5(c);
  408. mips_probe_watch_registers(c);
  409. if (cpu_has_rixi) {
  410. /* Enable the RIXI exceptions */
  411. write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
  412. back_to_back_c0_hazard();
  413. /* Verify the IEC bit is set */
  414. if (read_c0_pagegrain() & PG_IEC)
  415. c->options |= MIPS_CPU_RIXIEX;
  416. }
  417. #ifndef CONFIG_MIPS_CPS
  418. if (cpu_has_mips_r2) {
  419. c->core = get_ebase_cpunum();
  420. if (cpu_has_mipsmt)
  421. c->core >>= fls(core_nvpes()) - 1;
  422. }
  423. #endif
  424. }
  425. #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
  426. | MIPS_CPU_COUNTER)
  427. static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
  428. {
  429. switch (c->processor_id & PRID_IMP_MASK) {
  430. case PRID_IMP_R2000:
  431. c->cputype = CPU_R2000;
  432. __cpu_name[cpu] = "R2000";
  433. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  434. MIPS_CPU_NOFPUEX;
  435. if (__cpu_has_fpu())
  436. c->options |= MIPS_CPU_FPU;
  437. c->tlbsize = 64;
  438. break;
  439. case PRID_IMP_R3000:
  440. if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
  441. if (cpu_has_confreg()) {
  442. c->cputype = CPU_R3081E;
  443. __cpu_name[cpu] = "R3081";
  444. } else {
  445. c->cputype = CPU_R3000A;
  446. __cpu_name[cpu] = "R3000A";
  447. }
  448. } else {
  449. c->cputype = CPU_R3000;
  450. __cpu_name[cpu] = "R3000";
  451. }
  452. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  453. MIPS_CPU_NOFPUEX;
  454. if (__cpu_has_fpu())
  455. c->options |= MIPS_CPU_FPU;
  456. c->tlbsize = 64;
  457. break;
  458. case PRID_IMP_R4000:
  459. if (read_c0_config() & CONF_SC) {
  460. if ((c->processor_id & PRID_REV_MASK) >=
  461. PRID_REV_R4400) {
  462. c->cputype = CPU_R4400PC;
  463. __cpu_name[cpu] = "R4400PC";
  464. } else {
  465. c->cputype = CPU_R4000PC;
  466. __cpu_name[cpu] = "R4000PC";
  467. }
  468. } else {
  469. int cca = read_c0_config() & CONF_CM_CMASK;
  470. int mc;
  471. /*
  472. * SC and MC versions can't be reliably told apart,
  473. * but only the latter support coherent caching
  474. * modes so assume the firmware has set the KSEG0
  475. * coherency attribute reasonably (if uncached, we
  476. * assume SC).
  477. */
  478. switch (cca) {
  479. case CONF_CM_CACHABLE_CE:
  480. case CONF_CM_CACHABLE_COW:
  481. case CONF_CM_CACHABLE_CUW:
  482. mc = 1;
  483. break;
  484. default:
  485. mc = 0;
  486. break;
  487. }
  488. if ((c->processor_id & PRID_REV_MASK) >=
  489. PRID_REV_R4400) {
  490. c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
  491. __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
  492. } else {
  493. c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
  494. __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
  495. }
  496. }
  497. set_isa(c, MIPS_CPU_ISA_III);
  498. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  499. MIPS_CPU_WATCH | MIPS_CPU_VCE |
  500. MIPS_CPU_LLSC;
  501. c->tlbsize = 48;
  502. break;
  503. case PRID_IMP_VR41XX:
  504. set_isa(c, MIPS_CPU_ISA_III);
  505. c->options = R4K_OPTS;
  506. c->tlbsize = 32;
  507. switch (c->processor_id & 0xf0) {
  508. case PRID_REV_VR4111:
  509. c->cputype = CPU_VR4111;
  510. __cpu_name[cpu] = "NEC VR4111";
  511. break;
  512. case PRID_REV_VR4121:
  513. c->cputype = CPU_VR4121;
  514. __cpu_name[cpu] = "NEC VR4121";
  515. break;
  516. case PRID_REV_VR4122:
  517. if ((c->processor_id & 0xf) < 0x3) {
  518. c->cputype = CPU_VR4122;
  519. __cpu_name[cpu] = "NEC VR4122";
  520. } else {
  521. c->cputype = CPU_VR4181A;
  522. __cpu_name[cpu] = "NEC VR4181A";
  523. }
  524. break;
  525. case PRID_REV_VR4130:
  526. if ((c->processor_id & 0xf) < 0x4) {
  527. c->cputype = CPU_VR4131;
  528. __cpu_name[cpu] = "NEC VR4131";
  529. } else {
  530. c->cputype = CPU_VR4133;
  531. c->options |= MIPS_CPU_LLSC;
  532. __cpu_name[cpu] = "NEC VR4133";
  533. }
  534. break;
  535. default:
  536. printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
  537. c->cputype = CPU_VR41XX;
  538. __cpu_name[cpu] = "NEC Vr41xx";
  539. break;
  540. }
  541. break;
  542. case PRID_IMP_R4300:
  543. c->cputype = CPU_R4300;
  544. __cpu_name[cpu] = "R4300";
  545. set_isa(c, MIPS_CPU_ISA_III);
  546. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  547. MIPS_CPU_LLSC;
  548. c->tlbsize = 32;
  549. break;
  550. case PRID_IMP_R4600:
  551. c->cputype = CPU_R4600;
  552. __cpu_name[cpu] = "R4600";
  553. set_isa(c, MIPS_CPU_ISA_III);
  554. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  555. MIPS_CPU_LLSC;
  556. c->tlbsize = 48;
  557. break;
  558. #if 0
  559. case PRID_IMP_R4650:
  560. /*
  561. * This processor doesn't have an MMU, so it's not
  562. * "real easy" to run Linux on it. It is left purely
  563. * for documentation. Commented out because it shares
  564. * it's c0_prid id number with the TX3900.
  565. */
  566. c->cputype = CPU_R4650;
  567. __cpu_name[cpu] = "R4650";
  568. set_isa(c, MIPS_CPU_ISA_III);
  569. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
  570. c->tlbsize = 48;
  571. break;
  572. #endif
  573. case PRID_IMP_TX39:
  574. c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
  575. if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
  576. c->cputype = CPU_TX3927;
  577. __cpu_name[cpu] = "TX3927";
  578. c->tlbsize = 64;
  579. } else {
  580. switch (c->processor_id & PRID_REV_MASK) {
  581. case PRID_REV_TX3912:
  582. c->cputype = CPU_TX3912;
  583. __cpu_name[cpu] = "TX3912";
  584. c->tlbsize = 32;
  585. break;
  586. case PRID_REV_TX3922:
  587. c->cputype = CPU_TX3922;
  588. __cpu_name[cpu] = "TX3922";
  589. c->tlbsize = 64;
  590. break;
  591. }
  592. }
  593. break;
  594. case PRID_IMP_R4700:
  595. c->cputype = CPU_R4700;
  596. __cpu_name[cpu] = "R4700";
  597. set_isa(c, MIPS_CPU_ISA_III);
  598. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  599. MIPS_CPU_LLSC;
  600. c->tlbsize = 48;
  601. break;
  602. case PRID_IMP_TX49:
  603. c->cputype = CPU_TX49XX;
  604. __cpu_name[cpu] = "R49XX";
  605. set_isa(c, MIPS_CPU_ISA_III);
  606. c->options = R4K_OPTS | MIPS_CPU_LLSC;
  607. if (!(c->processor_id & 0x08))
  608. c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
  609. c->tlbsize = 48;
  610. break;
  611. case PRID_IMP_R5000:
  612. c->cputype = CPU_R5000;
  613. __cpu_name[cpu] = "R5000";
  614. set_isa(c, MIPS_CPU_ISA_IV);
  615. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  616. MIPS_CPU_LLSC;
  617. c->tlbsize = 48;
  618. break;
  619. case PRID_IMP_R5432:
  620. c->cputype = CPU_R5432;
  621. __cpu_name[cpu] = "R5432";
  622. set_isa(c, MIPS_CPU_ISA_IV);
  623. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  624. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  625. c->tlbsize = 48;
  626. break;
  627. case PRID_IMP_R5500:
  628. c->cputype = CPU_R5500;
  629. __cpu_name[cpu] = "R5500";
  630. set_isa(c, MIPS_CPU_ISA_IV);
  631. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  632. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  633. c->tlbsize = 48;
  634. break;
  635. case PRID_IMP_NEVADA:
  636. c->cputype = CPU_NEVADA;
  637. __cpu_name[cpu] = "Nevada";
  638. set_isa(c, MIPS_CPU_ISA_IV);
  639. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  640. MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
  641. c->tlbsize = 48;
  642. break;
  643. case PRID_IMP_R6000:
  644. c->cputype = CPU_R6000;
  645. __cpu_name[cpu] = "R6000";
  646. set_isa(c, MIPS_CPU_ISA_II);
  647. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  648. MIPS_CPU_LLSC;
  649. c->tlbsize = 32;
  650. break;
  651. case PRID_IMP_R6000A:
  652. c->cputype = CPU_R6000A;
  653. __cpu_name[cpu] = "R6000A";
  654. set_isa(c, MIPS_CPU_ISA_II);
  655. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  656. MIPS_CPU_LLSC;
  657. c->tlbsize = 32;
  658. break;
  659. case PRID_IMP_RM7000:
  660. c->cputype = CPU_RM7000;
  661. __cpu_name[cpu] = "RM7000";
  662. set_isa(c, MIPS_CPU_ISA_IV);
  663. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  664. MIPS_CPU_LLSC;
  665. /*
  666. * Undocumented RM7000: Bit 29 in the info register of
  667. * the RM7000 v2.0 indicates if the TLB has 48 or 64
  668. * entries.
  669. *
  670. * 29 1 => 64 entry JTLB
  671. * 0 => 48 entry JTLB
  672. */
  673. c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
  674. break;
  675. case PRID_IMP_R8000:
  676. c->cputype = CPU_R8000;
  677. __cpu_name[cpu] = "RM8000";
  678. set_isa(c, MIPS_CPU_ISA_IV);
  679. c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
  680. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  681. MIPS_CPU_LLSC;
  682. c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
  683. break;
  684. case PRID_IMP_R10000:
  685. c->cputype = CPU_R10000;
  686. __cpu_name[cpu] = "R10000";
  687. set_isa(c, MIPS_CPU_ISA_IV);
  688. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  689. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  690. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  691. MIPS_CPU_LLSC;
  692. c->tlbsize = 64;
  693. break;
  694. case PRID_IMP_R12000:
  695. c->cputype = CPU_R12000;
  696. __cpu_name[cpu] = "R12000";
  697. set_isa(c, MIPS_CPU_ISA_IV);
  698. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  699. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  700. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  701. MIPS_CPU_LLSC;
  702. c->tlbsize = 64;
  703. break;
  704. case PRID_IMP_R14000:
  705. c->cputype = CPU_R14000;
  706. __cpu_name[cpu] = "R14000";
  707. set_isa(c, MIPS_CPU_ISA_IV);
  708. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  709. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  710. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  711. MIPS_CPU_LLSC;
  712. c->tlbsize = 64;
  713. break;
  714. case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
  715. switch (c->processor_id & PRID_REV_MASK) {
  716. case PRID_REV_LOONGSON2E:
  717. c->cputype = CPU_LOONGSON2;
  718. __cpu_name[cpu] = "ICT Loongson-2";
  719. set_elf_platform(cpu, "loongson2e");
  720. set_isa(c, MIPS_CPU_ISA_III);
  721. break;
  722. case PRID_REV_LOONGSON2F:
  723. c->cputype = CPU_LOONGSON2;
  724. __cpu_name[cpu] = "ICT Loongson-2";
  725. set_elf_platform(cpu, "loongson2f");
  726. set_isa(c, MIPS_CPU_ISA_III);
  727. break;
  728. case PRID_REV_LOONGSON3A:
  729. c->cputype = CPU_LOONGSON3;
  730. __cpu_name[cpu] = "ICT Loongson-3";
  731. set_elf_platform(cpu, "loongson3a");
  732. set_isa(c, MIPS_CPU_ISA_M64R1);
  733. break;
  734. case PRID_REV_LOONGSON3B_R1:
  735. case PRID_REV_LOONGSON3B_R2:
  736. c->cputype = CPU_LOONGSON3;
  737. __cpu_name[cpu] = "ICT Loongson-3";
  738. set_elf_platform(cpu, "loongson3b");
  739. set_isa(c, MIPS_CPU_ISA_M64R1);
  740. break;
  741. }
  742. c->options = R4K_OPTS |
  743. MIPS_CPU_FPU | MIPS_CPU_LLSC |
  744. MIPS_CPU_32FPR;
  745. c->tlbsize = 64;
  746. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  747. break;
  748. case PRID_IMP_LOONGSON_32: /* Loongson-1 */
  749. decode_configs(c);
  750. c->cputype = CPU_LOONGSON1;
  751. switch (c->processor_id & PRID_REV_MASK) {
  752. case PRID_REV_LOONGSON1B:
  753. __cpu_name[cpu] = "Loongson 1B";
  754. break;
  755. }
  756. break;
  757. }
  758. }
  759. static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
  760. {
  761. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  762. switch (c->processor_id & PRID_IMP_MASK) {
  763. case PRID_IMP_4KC:
  764. c->cputype = CPU_4KC;
  765. c->writecombine = _CACHE_UNCACHED;
  766. __cpu_name[cpu] = "MIPS 4Kc";
  767. break;
  768. case PRID_IMP_4KEC:
  769. case PRID_IMP_4KECR2:
  770. c->cputype = CPU_4KEC;
  771. c->writecombine = _CACHE_UNCACHED;
  772. __cpu_name[cpu] = "MIPS 4KEc";
  773. break;
  774. case PRID_IMP_4KSC:
  775. case PRID_IMP_4KSD:
  776. c->cputype = CPU_4KSC;
  777. c->writecombine = _CACHE_UNCACHED;
  778. __cpu_name[cpu] = "MIPS 4KSc";
  779. break;
  780. case PRID_IMP_5KC:
  781. c->cputype = CPU_5KC;
  782. c->writecombine = _CACHE_UNCACHED;
  783. __cpu_name[cpu] = "MIPS 5Kc";
  784. break;
  785. case PRID_IMP_5KE:
  786. c->cputype = CPU_5KE;
  787. c->writecombine = _CACHE_UNCACHED;
  788. __cpu_name[cpu] = "MIPS 5KE";
  789. break;
  790. case PRID_IMP_20KC:
  791. c->cputype = CPU_20KC;
  792. c->writecombine = _CACHE_UNCACHED;
  793. __cpu_name[cpu] = "MIPS 20Kc";
  794. break;
  795. case PRID_IMP_24K:
  796. c->cputype = CPU_24K;
  797. c->writecombine = _CACHE_UNCACHED;
  798. __cpu_name[cpu] = "MIPS 24Kc";
  799. break;
  800. case PRID_IMP_24KE:
  801. c->cputype = CPU_24K;
  802. c->writecombine = _CACHE_UNCACHED;
  803. __cpu_name[cpu] = "MIPS 24KEc";
  804. break;
  805. case PRID_IMP_25KF:
  806. c->cputype = CPU_25KF;
  807. c->writecombine = _CACHE_UNCACHED;
  808. __cpu_name[cpu] = "MIPS 25Kc";
  809. break;
  810. case PRID_IMP_34K:
  811. c->cputype = CPU_34K;
  812. c->writecombine = _CACHE_UNCACHED;
  813. __cpu_name[cpu] = "MIPS 34Kc";
  814. break;
  815. case PRID_IMP_74K:
  816. c->cputype = CPU_74K;
  817. c->writecombine = _CACHE_UNCACHED;
  818. __cpu_name[cpu] = "MIPS 74Kc";
  819. break;
  820. case PRID_IMP_M14KC:
  821. c->cputype = CPU_M14KC;
  822. c->writecombine = _CACHE_UNCACHED;
  823. __cpu_name[cpu] = "MIPS M14Kc";
  824. break;
  825. case PRID_IMP_M14KEC:
  826. c->cputype = CPU_M14KEC;
  827. c->writecombine = _CACHE_UNCACHED;
  828. __cpu_name[cpu] = "MIPS M14KEc";
  829. break;
  830. case PRID_IMP_1004K:
  831. c->cputype = CPU_1004K;
  832. c->writecombine = _CACHE_UNCACHED;
  833. __cpu_name[cpu] = "MIPS 1004Kc";
  834. break;
  835. case PRID_IMP_1074K:
  836. c->cputype = CPU_1074K;
  837. c->writecombine = _CACHE_UNCACHED;
  838. __cpu_name[cpu] = "MIPS 1074Kc";
  839. break;
  840. case PRID_IMP_INTERAPTIV_UP:
  841. c->cputype = CPU_INTERAPTIV;
  842. __cpu_name[cpu] = "MIPS interAptiv";
  843. break;
  844. case PRID_IMP_INTERAPTIV_MP:
  845. c->cputype = CPU_INTERAPTIV;
  846. __cpu_name[cpu] = "MIPS interAptiv (multi)";
  847. break;
  848. case PRID_IMP_PROAPTIV_UP:
  849. c->cputype = CPU_PROAPTIV;
  850. __cpu_name[cpu] = "MIPS proAptiv";
  851. break;
  852. case PRID_IMP_PROAPTIV_MP:
  853. c->cputype = CPU_PROAPTIV;
  854. __cpu_name[cpu] = "MIPS proAptiv (multi)";
  855. break;
  856. case PRID_IMP_P5600:
  857. c->cputype = CPU_P5600;
  858. __cpu_name[cpu] = "MIPS P5600";
  859. break;
  860. case PRID_IMP_M5150:
  861. c->cputype = CPU_M5150;
  862. __cpu_name[cpu] = "MIPS M5150";
  863. break;
  864. }
  865. decode_configs(c);
  866. spram_config();
  867. }
  868. static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
  869. {
  870. decode_configs(c);
  871. switch (c->processor_id & PRID_IMP_MASK) {
  872. case PRID_IMP_AU1_REV1:
  873. case PRID_IMP_AU1_REV2:
  874. c->cputype = CPU_ALCHEMY;
  875. switch ((c->processor_id >> 24) & 0xff) {
  876. case 0:
  877. __cpu_name[cpu] = "Au1000";
  878. break;
  879. case 1:
  880. __cpu_name[cpu] = "Au1500";
  881. break;
  882. case 2:
  883. __cpu_name[cpu] = "Au1100";
  884. break;
  885. case 3:
  886. __cpu_name[cpu] = "Au1550";
  887. break;
  888. case 4:
  889. __cpu_name[cpu] = "Au1200";
  890. if ((c->processor_id & PRID_REV_MASK) == 2)
  891. __cpu_name[cpu] = "Au1250";
  892. break;
  893. case 5:
  894. __cpu_name[cpu] = "Au1210";
  895. break;
  896. default:
  897. __cpu_name[cpu] = "Au1xxx";
  898. break;
  899. }
  900. break;
  901. }
  902. }
  903. static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
  904. {
  905. decode_configs(c);
  906. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  907. switch (c->processor_id & PRID_IMP_MASK) {
  908. case PRID_IMP_SB1:
  909. c->cputype = CPU_SB1;
  910. __cpu_name[cpu] = "SiByte SB1";
  911. /* FPU in pass1 is known to have issues. */
  912. if ((c->processor_id & PRID_REV_MASK) < 0x02)
  913. c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
  914. break;
  915. case PRID_IMP_SB1A:
  916. c->cputype = CPU_SB1A;
  917. __cpu_name[cpu] = "SiByte SB1A";
  918. break;
  919. }
  920. }
  921. static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
  922. {
  923. decode_configs(c);
  924. switch (c->processor_id & PRID_IMP_MASK) {
  925. case PRID_IMP_SR71000:
  926. c->cputype = CPU_SR71000;
  927. __cpu_name[cpu] = "Sandcraft SR71000";
  928. c->scache.ways = 8;
  929. c->tlbsize = 64;
  930. break;
  931. }
  932. }
  933. static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
  934. {
  935. decode_configs(c);
  936. switch (c->processor_id & PRID_IMP_MASK) {
  937. case PRID_IMP_PR4450:
  938. c->cputype = CPU_PR4450;
  939. __cpu_name[cpu] = "Philips PR4450";
  940. set_isa(c, MIPS_CPU_ISA_M32R1);
  941. break;
  942. }
  943. }
  944. static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
  945. {
  946. decode_configs(c);
  947. switch (c->processor_id & PRID_IMP_MASK) {
  948. case PRID_IMP_BMIPS32_REV4:
  949. case PRID_IMP_BMIPS32_REV8:
  950. c->cputype = CPU_BMIPS32;
  951. __cpu_name[cpu] = "Broadcom BMIPS32";
  952. set_elf_platform(cpu, "bmips32");
  953. break;
  954. case PRID_IMP_BMIPS3300:
  955. case PRID_IMP_BMIPS3300_ALT:
  956. case PRID_IMP_BMIPS3300_BUG:
  957. c->cputype = CPU_BMIPS3300;
  958. __cpu_name[cpu] = "Broadcom BMIPS3300";
  959. set_elf_platform(cpu, "bmips3300");
  960. break;
  961. case PRID_IMP_BMIPS43XX: {
  962. int rev = c->processor_id & PRID_REV_MASK;
  963. if (rev >= PRID_REV_BMIPS4380_LO &&
  964. rev <= PRID_REV_BMIPS4380_HI) {
  965. c->cputype = CPU_BMIPS4380;
  966. __cpu_name[cpu] = "Broadcom BMIPS4380";
  967. set_elf_platform(cpu, "bmips4380");
  968. } else {
  969. c->cputype = CPU_BMIPS4350;
  970. __cpu_name[cpu] = "Broadcom BMIPS4350";
  971. set_elf_platform(cpu, "bmips4350");
  972. }
  973. break;
  974. }
  975. case PRID_IMP_BMIPS5000:
  976. c->cputype = CPU_BMIPS5000;
  977. __cpu_name[cpu] = "Broadcom BMIPS5000";
  978. set_elf_platform(cpu, "bmips5000");
  979. c->options |= MIPS_CPU_ULRI;
  980. break;
  981. }
  982. }
  983. static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
  984. {
  985. decode_configs(c);
  986. switch (c->processor_id & PRID_IMP_MASK) {
  987. case PRID_IMP_CAVIUM_CN38XX:
  988. case PRID_IMP_CAVIUM_CN31XX:
  989. case PRID_IMP_CAVIUM_CN30XX:
  990. c->cputype = CPU_CAVIUM_OCTEON;
  991. __cpu_name[cpu] = "Cavium Octeon";
  992. goto platform;
  993. case PRID_IMP_CAVIUM_CN58XX:
  994. case PRID_IMP_CAVIUM_CN56XX:
  995. case PRID_IMP_CAVIUM_CN50XX:
  996. case PRID_IMP_CAVIUM_CN52XX:
  997. c->cputype = CPU_CAVIUM_OCTEON_PLUS;
  998. __cpu_name[cpu] = "Cavium Octeon+";
  999. platform:
  1000. set_elf_platform(cpu, "octeon");
  1001. break;
  1002. case PRID_IMP_CAVIUM_CN61XX:
  1003. case PRID_IMP_CAVIUM_CN63XX:
  1004. case PRID_IMP_CAVIUM_CN66XX:
  1005. case PRID_IMP_CAVIUM_CN68XX:
  1006. case PRID_IMP_CAVIUM_CNF71XX:
  1007. c->cputype = CPU_CAVIUM_OCTEON2;
  1008. __cpu_name[cpu] = "Cavium Octeon II";
  1009. set_elf_platform(cpu, "octeon2");
  1010. break;
  1011. case PRID_IMP_CAVIUM_CN70XX:
  1012. case PRID_IMP_CAVIUM_CN78XX:
  1013. c->cputype = CPU_CAVIUM_OCTEON3;
  1014. __cpu_name[cpu] = "Cavium Octeon III";
  1015. set_elf_platform(cpu, "octeon3");
  1016. break;
  1017. default:
  1018. printk(KERN_INFO "Unknown Octeon chip!\n");
  1019. c->cputype = CPU_UNKNOWN;
  1020. break;
  1021. }
  1022. }
  1023. static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
  1024. {
  1025. decode_configs(c);
  1026. /* JZRISC does not implement the CP0 counter. */
  1027. c->options &= ~MIPS_CPU_COUNTER;
  1028. BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
  1029. switch (c->processor_id & PRID_IMP_MASK) {
  1030. case PRID_IMP_JZRISC:
  1031. c->cputype = CPU_JZRISC;
  1032. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  1033. __cpu_name[cpu] = "Ingenic JZRISC";
  1034. break;
  1035. default:
  1036. panic("Unknown Ingenic Processor ID!");
  1037. break;
  1038. }
  1039. }
  1040. static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
  1041. {
  1042. decode_configs(c);
  1043. if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
  1044. c->cputype = CPU_ALCHEMY;
  1045. __cpu_name[cpu] = "Au1300";
  1046. /* following stuff is not for Alchemy */
  1047. return;
  1048. }
  1049. c->options = (MIPS_CPU_TLB |
  1050. MIPS_CPU_4KEX |
  1051. MIPS_CPU_COUNTER |
  1052. MIPS_CPU_DIVEC |
  1053. MIPS_CPU_WATCH |
  1054. MIPS_CPU_EJTAG |
  1055. MIPS_CPU_LLSC);
  1056. switch (c->processor_id & PRID_IMP_MASK) {
  1057. case PRID_IMP_NETLOGIC_XLP2XX:
  1058. case PRID_IMP_NETLOGIC_XLP9XX:
  1059. case PRID_IMP_NETLOGIC_XLP5XX:
  1060. c->cputype = CPU_XLP;
  1061. __cpu_name[cpu] = "Broadcom XLPII";
  1062. break;
  1063. case PRID_IMP_NETLOGIC_XLP8XX:
  1064. case PRID_IMP_NETLOGIC_XLP3XX:
  1065. c->cputype = CPU_XLP;
  1066. __cpu_name[cpu] = "Netlogic XLP";
  1067. break;
  1068. case PRID_IMP_NETLOGIC_XLR732:
  1069. case PRID_IMP_NETLOGIC_XLR716:
  1070. case PRID_IMP_NETLOGIC_XLR532:
  1071. case PRID_IMP_NETLOGIC_XLR308:
  1072. case PRID_IMP_NETLOGIC_XLR532C:
  1073. case PRID_IMP_NETLOGIC_XLR516C:
  1074. case PRID_IMP_NETLOGIC_XLR508C:
  1075. case PRID_IMP_NETLOGIC_XLR308C:
  1076. c->cputype = CPU_XLR;
  1077. __cpu_name[cpu] = "Netlogic XLR";
  1078. break;
  1079. case PRID_IMP_NETLOGIC_XLS608:
  1080. case PRID_IMP_NETLOGIC_XLS408:
  1081. case PRID_IMP_NETLOGIC_XLS404:
  1082. case PRID_IMP_NETLOGIC_XLS208:
  1083. case PRID_IMP_NETLOGIC_XLS204:
  1084. case PRID_IMP_NETLOGIC_XLS108:
  1085. case PRID_IMP_NETLOGIC_XLS104:
  1086. case PRID_IMP_NETLOGIC_XLS616B:
  1087. case PRID_IMP_NETLOGIC_XLS608B:
  1088. case PRID_IMP_NETLOGIC_XLS416B:
  1089. case PRID_IMP_NETLOGIC_XLS412B:
  1090. case PRID_IMP_NETLOGIC_XLS408B:
  1091. case PRID_IMP_NETLOGIC_XLS404B:
  1092. c->cputype = CPU_XLR;
  1093. __cpu_name[cpu] = "Netlogic XLS";
  1094. break;
  1095. default:
  1096. pr_info("Unknown Netlogic chip id [%02x]!\n",
  1097. c->processor_id);
  1098. c->cputype = CPU_XLR;
  1099. break;
  1100. }
  1101. if (c->cputype == CPU_XLP) {
  1102. set_isa(c, MIPS_CPU_ISA_M64R2);
  1103. c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
  1104. /* This will be updated again after all threads are woken up */
  1105. c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
  1106. } else {
  1107. set_isa(c, MIPS_CPU_ISA_M64R1);
  1108. c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
  1109. }
  1110. c->kscratch_mask = 0xf;
  1111. }
  1112. #ifdef CONFIG_64BIT
  1113. /* For use by uaccess.h */
  1114. u64 __ua_limit;
  1115. EXPORT_SYMBOL(__ua_limit);
  1116. #endif
  1117. const char *__cpu_name[NR_CPUS];
  1118. const char *__elf_platform;
  1119. void cpu_probe(void)
  1120. {
  1121. struct cpuinfo_mips *c = &current_cpu_data;
  1122. unsigned int cpu = smp_processor_id();
  1123. c->processor_id = PRID_IMP_UNKNOWN;
  1124. c->fpu_id = FPIR_IMP_NONE;
  1125. c->cputype = CPU_UNKNOWN;
  1126. c->writecombine = _CACHE_UNCACHED;
  1127. c->processor_id = read_c0_prid();
  1128. switch (c->processor_id & PRID_COMP_MASK) {
  1129. case PRID_COMP_LEGACY:
  1130. cpu_probe_legacy(c, cpu);
  1131. break;
  1132. case PRID_COMP_MIPS:
  1133. cpu_probe_mips(c, cpu);
  1134. break;
  1135. case PRID_COMP_ALCHEMY:
  1136. cpu_probe_alchemy(c, cpu);
  1137. break;
  1138. case PRID_COMP_SIBYTE:
  1139. cpu_probe_sibyte(c, cpu);
  1140. break;
  1141. case PRID_COMP_BROADCOM:
  1142. cpu_probe_broadcom(c, cpu);
  1143. break;
  1144. case PRID_COMP_SANDCRAFT:
  1145. cpu_probe_sandcraft(c, cpu);
  1146. break;
  1147. case PRID_COMP_NXP:
  1148. cpu_probe_nxp(c, cpu);
  1149. break;
  1150. case PRID_COMP_CAVIUM:
  1151. cpu_probe_cavium(c, cpu);
  1152. break;
  1153. case PRID_COMP_INGENIC:
  1154. cpu_probe_ingenic(c, cpu);
  1155. break;
  1156. case PRID_COMP_NETLOGIC:
  1157. cpu_probe_netlogic(c, cpu);
  1158. break;
  1159. }
  1160. BUG_ON(!__cpu_name[cpu]);
  1161. BUG_ON(c->cputype == CPU_UNKNOWN);
  1162. /*
  1163. * Platform code can force the cpu type to optimize code
  1164. * generation. In that case be sure the cpu type is correctly
  1165. * manually setup otherwise it could trigger some nasty bugs.
  1166. */
  1167. BUG_ON(current_cpu_type() != c->cputype);
  1168. if (mips_fpu_disabled)
  1169. c->options &= ~MIPS_CPU_FPU;
  1170. if (mips_dsp_disabled)
  1171. c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  1172. if (mips_htw_disabled) {
  1173. c->options &= ~MIPS_CPU_HTW;
  1174. write_c0_pwctl(read_c0_pwctl() &
  1175. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  1176. }
  1177. if (c->options & MIPS_CPU_FPU) {
  1178. c->fpu_id = cpu_get_fpu_id();
  1179. if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
  1180. MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
  1181. if (c->fpu_id & MIPS_FPIR_3D)
  1182. c->ases |= MIPS_ASE_MIPS3D;
  1183. }
  1184. }
  1185. if (cpu_has_mips_r2) {
  1186. c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
  1187. /* R2 has Performance Counter Interrupt indicator */
  1188. c->options |= MIPS_CPU_PCI;
  1189. }
  1190. else
  1191. c->srsets = 1;
  1192. if (cpu_has_msa) {
  1193. c->msa_id = cpu_get_msa_id();
  1194. WARN(c->msa_id & MSA_IR_WRPF,
  1195. "Vector register partitioning unimplemented!");
  1196. }
  1197. cpu_probe_vmbits(c);
  1198. #ifdef CONFIG_64BIT
  1199. if (cpu == 0)
  1200. __ua_limit = ~((1ull << cpu_vmbits) - 1);
  1201. #endif
  1202. }
  1203. void cpu_report(void)
  1204. {
  1205. struct cpuinfo_mips *c = &current_cpu_data;
  1206. pr_info("CPU%d revision is: %08x (%s)\n",
  1207. smp_processor_id(), c->processor_id, cpu_name_string());
  1208. if (c->options & MIPS_CPU_FPU)
  1209. printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
  1210. if (cpu_has_msa)
  1211. pr_info("MSA revision is: %08x\n", c->msa_id);
  1212. }