cacheflush.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * (C) 2001 - 2013 Tensilica Inc.
  7. */
  8. #ifndef _XTENSA_CACHEFLUSH_H
  9. #define _XTENSA_CACHEFLUSH_H
  10. #include <linux/mm.h>
  11. #include <asm/processor.h>
  12. #include <asm/page.h>
  13. /*
  14. * Lo-level routines for cache flushing.
  15. *
  16. * invalidate data or instruction cache:
  17. *
  18. * __invalidate_icache_all()
  19. * __invalidate_icache_page(adr)
  20. * __invalidate_dcache_page(adr)
  21. * __invalidate_icache_range(from,size)
  22. * __invalidate_dcache_range(from,size)
  23. *
  24. * flush data cache:
  25. *
  26. * __flush_dcache_page(adr)
  27. *
  28. * flush and invalidate data cache:
  29. *
  30. * __flush_invalidate_dcache_all()
  31. * __flush_invalidate_dcache_page(adr)
  32. * __flush_invalidate_dcache_range(from,size)
  33. *
  34. * specials for cache aliasing:
  35. *
  36. * __flush_invalidate_dcache_page_alias(vaddr,paddr)
  37. * __invalidate_dcache_page_alias(vaddr,paddr)
  38. * __invalidate_icache_page_alias(vaddr,paddr)
  39. */
  40. extern void __invalidate_dcache_all(void);
  41. extern void __invalidate_icache_all(void);
  42. extern void __invalidate_dcache_page(unsigned long);
  43. extern void __invalidate_icache_page(unsigned long);
  44. extern void __invalidate_icache_range(unsigned long, unsigned long);
  45. extern void __invalidate_dcache_range(unsigned long, unsigned long);
  46. #if XCHAL_DCACHE_IS_WRITEBACK
  47. extern void __flush_invalidate_dcache_all(void);
  48. extern void __flush_dcache_page(unsigned long);
  49. extern void __flush_dcache_range(unsigned long, unsigned long);
  50. extern void __flush_invalidate_dcache_page(unsigned long);
  51. extern void __flush_invalidate_dcache_range(unsigned long, unsigned long);
  52. #else
  53. # define __flush_dcache_range(p,s) do { } while(0)
  54. # define __flush_dcache_page(p) do { } while(0)
  55. # define __flush_invalidate_dcache_page(p) __invalidate_dcache_page(p)
  56. # define __flush_invalidate_dcache_range(p,s) __invalidate_dcache_range(p,s)
  57. #endif
  58. #if defined(CONFIG_MMU) && (DCACHE_WAY_SIZE > PAGE_SIZE)
  59. extern void __flush_invalidate_dcache_page_alias(unsigned long, unsigned long);
  60. extern void __invalidate_dcache_page_alias(unsigned long, unsigned long);
  61. #else
  62. static inline void __flush_invalidate_dcache_page_alias(unsigned long virt,
  63. unsigned long phys) { }
  64. #endif
  65. #if defined(CONFIG_MMU) && (ICACHE_WAY_SIZE > PAGE_SIZE)
  66. extern void __invalidate_icache_page_alias(unsigned long, unsigned long);
  67. #else
  68. static inline void __invalidate_icache_page_alias(unsigned long virt,
  69. unsigned long phys) { }
  70. #endif
  71. /*
  72. * We have physically tagged caches - nothing to do here -
  73. * unless we have cache aliasing.
  74. *
  75. * Pages can get remapped. Because this might change the 'color' of that page,
  76. * we have to flush the cache before the PTE is changed.
  77. * (see also Documentation/cachetlb.txt)
  78. */
  79. #if (DCACHE_WAY_SIZE > PAGE_SIZE) || defined(CONFIG_SMP)
  80. #ifdef CONFIG_SMP
  81. void flush_cache_all(void);
  82. void flush_cache_range(struct vm_area_struct*, ulong, ulong);
  83. void flush_icache_range(unsigned long start, unsigned long end);
  84. void flush_cache_page(struct vm_area_struct*,
  85. unsigned long, unsigned long);
  86. #else
  87. #define flush_cache_all local_flush_cache_all
  88. #define flush_cache_range local_flush_cache_range
  89. #define flush_icache_range local_flush_icache_range
  90. #define flush_cache_page local_flush_cache_page
  91. #endif
  92. #define local_flush_cache_all() \
  93. do { \
  94. __flush_invalidate_dcache_all(); \
  95. __invalidate_icache_all(); \
  96. } while (0)
  97. #define flush_cache_mm(mm) flush_cache_all()
  98. #define flush_cache_dup_mm(mm) flush_cache_mm(mm)
  99. #define flush_cache_vmap(start,end) flush_cache_all()
  100. #define flush_cache_vunmap(start,end) flush_cache_all()
  101. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
  102. extern void flush_dcache_page(struct page*);
  103. void local_flush_cache_range(struct vm_area_struct *vma,
  104. unsigned long start, unsigned long end);
  105. void local_flush_cache_page(struct vm_area_struct *vma,
  106. unsigned long address, unsigned long pfn);
  107. #else
  108. #define flush_cache_all() do { } while (0)
  109. #define flush_cache_mm(mm) do { } while (0)
  110. #define flush_cache_dup_mm(mm) do { } while (0)
  111. #define flush_cache_vmap(start,end) do { } while (0)
  112. #define flush_cache_vunmap(start,end) do { } while (0)
  113. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 0
  114. #define flush_dcache_page(page) do { } while (0)
  115. #define flush_icache_range local_flush_icache_range
  116. #define flush_cache_page(vma, addr, pfn) do { } while (0)
  117. #define flush_cache_range(vma, start, end) do { } while (0)
  118. #endif
  119. /* Ensure consistency between data and instruction cache. */
  120. #define local_flush_icache_range(start, end) \
  121. do { \
  122. __flush_dcache_range(start, (end) - (start)); \
  123. __invalidate_icache_range(start,(end) - (start)); \
  124. } while (0)
  125. /* This is not required, see Documentation/cachetlb.txt */
  126. #define flush_icache_page(vma,page) do { } while (0)
  127. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  128. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  129. #if (DCACHE_WAY_SIZE > PAGE_SIZE)
  130. extern void copy_to_user_page(struct vm_area_struct*, struct page*,
  131. unsigned long, void*, const void*, unsigned long);
  132. extern void copy_from_user_page(struct vm_area_struct*, struct page*,
  133. unsigned long, void*, const void*, unsigned long);
  134. #else
  135. #define copy_to_user_page(vma, page, vaddr, dst, src, len) \
  136. do { \
  137. memcpy(dst, src, len); \
  138. __flush_dcache_range((unsigned long) dst, len); \
  139. __invalidate_icache_range((unsigned long) dst, len); \
  140. } while (0)
  141. #define copy_from_user_page(vma, page, vaddr, dst, src, len) \
  142. memcpy(dst, src, len)
  143. #endif
  144. #define XTENSA_CACHEBLK_LOG2 29
  145. #define XTENSA_CACHEBLK_SIZE (1 << XTENSA_CACHEBLK_LOG2)
  146. #define XTENSA_CACHEBLK_MASK (7 << XTENSA_CACHEBLK_LOG2)
  147. #if XCHAL_HAVE_CACHEATTR
  148. static inline u32 xtensa_get_cacheattr(void)
  149. {
  150. u32 r;
  151. asm volatile(" rsr %0, cacheattr" : "=a"(r));
  152. return r;
  153. }
  154. static inline u32 xtensa_get_dtlb1(u32 addr)
  155. {
  156. u32 r = addr & XTENSA_CACHEBLK_MASK;
  157. return r | ((xtensa_get_cacheattr() >> (r >> (XTENSA_CACHEBLK_LOG2-2)))
  158. & 0xF);
  159. }
  160. #else
  161. static inline u32 xtensa_get_dtlb1(u32 addr)
  162. {
  163. u32 r;
  164. asm volatile(" rdtlb1 %0, %1" : "=a"(r) : "a"(addr));
  165. asm volatile(" dsync");
  166. return r;
  167. }
  168. static inline u32 xtensa_get_cacheattr(void)
  169. {
  170. u32 r = 0;
  171. u32 a = 0;
  172. do {
  173. a -= XTENSA_CACHEBLK_SIZE;
  174. r = (r << 4) | (xtensa_get_dtlb1(a) & 0xF);
  175. } while (a);
  176. return r;
  177. }
  178. #endif
  179. static inline int xtensa_need_flush_dma_source(u32 addr)
  180. {
  181. return (xtensa_get_dtlb1(addr) & ((1 << XCHAL_CA_BITS) - 1)) >= 4;
  182. }
  183. static inline int xtensa_need_invalidate_dma_destination(u32 addr)
  184. {
  185. return (xtensa_get_dtlb1(addr) & ((1 << XCHAL_CA_BITS) - 1)) != 2;
  186. }
  187. static inline void flush_dcache_unaligned(u32 addr, u32 size)
  188. {
  189. u32 cnt;
  190. if (size) {
  191. cnt = (size + ((XCHAL_DCACHE_LINESIZE - 1) & addr)
  192. + XCHAL_DCACHE_LINESIZE - 1) / XCHAL_DCACHE_LINESIZE;
  193. while (cnt--) {
  194. asm volatile(" dhwb %0, 0" : : "a"(addr));
  195. addr += XCHAL_DCACHE_LINESIZE;
  196. }
  197. asm volatile(" dsync");
  198. }
  199. }
  200. static inline void invalidate_dcache_unaligned(u32 addr, u32 size)
  201. {
  202. int cnt;
  203. if (size) {
  204. asm volatile(" dhwbi %0, 0 ;" : : "a"(addr));
  205. cnt = (size + ((XCHAL_DCACHE_LINESIZE - 1) & addr)
  206. - XCHAL_DCACHE_LINESIZE - 1) / XCHAL_DCACHE_LINESIZE;
  207. while (cnt-- > 0) {
  208. asm volatile(" dhi %0, %1" : : "a"(addr),
  209. "n"(XCHAL_DCACHE_LINESIZE));
  210. addr += XCHAL_DCACHE_LINESIZE;
  211. }
  212. asm volatile(" dhwbi %0, %1" : : "a"(addr),
  213. "n"(XCHAL_DCACHE_LINESIZE));
  214. asm volatile(" dsync");
  215. }
  216. }
  217. static inline void flush_invalidate_dcache_unaligned(u32 addr, u32 size)
  218. {
  219. u32 cnt;
  220. if (size) {
  221. cnt = (size + ((XCHAL_DCACHE_LINESIZE - 1) & addr)
  222. + XCHAL_DCACHE_LINESIZE - 1) / XCHAL_DCACHE_LINESIZE;
  223. while (cnt--) {
  224. asm volatile(" dhwbi %0, 0" : : "a"(addr));
  225. addr += XCHAL_DCACHE_LINESIZE;
  226. }
  227. asm volatile(" dsync");
  228. }
  229. }
  230. #endif /* _XTENSA_CACHEFLUSH_H */