pch_gbe_main.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "pch_gbe.h"
  20. #include "pch_gbe_api.h"
  21. #include <linux/module.h>
  22. #include <linux/net_tstamp.h>
  23. #include <linux/ptp_classify.h>
  24. #include <linux/gpio.h>
  25. #define DRV_VERSION "1.01"
  26. const char pch_driver_version[] = DRV_VERSION;
  27. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  28. #define PCH_GBE_MAR_ENTRIES 16
  29. #define PCH_GBE_SHORT_PKT 64
  30. #define DSC_INIT16 0xC000
  31. #define PCH_GBE_DMA_ALIGN 0
  32. #define PCH_GBE_DMA_PADDING 2
  33. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  34. #define PCH_GBE_COPYBREAK_DEFAULT 256
  35. #define PCH_GBE_PCI_BAR 1
  36. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  37. /* Macros for ML7223 */
  38. #define PCI_VENDOR_ID_ROHM 0x10db
  39. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  40. /* Macros for ML7831 */
  41. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  42. #define PCH_GBE_TX_WEIGHT 64
  43. #define PCH_GBE_RX_WEIGHT 64
  44. #define PCH_GBE_RX_BUFFER_WRITE 16
  45. /* Initialize the wake-on-LAN settings */
  46. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  47. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  48. PCH_GBE_CHIP_TYPE_INTERNAL | \
  49. PCH_GBE_RGMII_MODE_RGMII \
  50. )
  51. /* Ethertype field values */
  52. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  53. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  54. #define PCH_GBE_FRAME_SIZE_2048 2048
  55. #define PCH_GBE_FRAME_SIZE_4096 4096
  56. #define PCH_GBE_FRAME_SIZE_8192 8192
  57. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  58. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  59. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  60. #define PCH_GBE_DESC_UNUSED(R) \
  61. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  62. (R)->next_to_clean - (R)->next_to_use - 1)
  63. /* Pause packet value */
  64. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  65. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  66. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  67. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  68. /* This defines the bits that are set in the Interrupt Mask
  69. * Set/Read Register. Each bit is documented below:
  70. * o RXT0 = Receiver Timer Interrupt (ring 0)
  71. * o TXDW = Transmit Descriptor Written Back
  72. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  73. * o RXSEQ = Receive Sequence Error
  74. * o LSC = Link Status Change
  75. */
  76. #define PCH_GBE_INT_ENABLE_MASK ( \
  77. PCH_GBE_INT_RX_DMA_CMPLT | \
  78. PCH_GBE_INT_RX_DSC_EMP | \
  79. PCH_GBE_INT_RX_FIFO_ERR | \
  80. PCH_GBE_INT_WOL_DET | \
  81. PCH_GBE_INT_TX_CMPLT \
  82. )
  83. #define PCH_GBE_INT_DISABLE_ALL 0
  84. /* Macros for ieee1588 */
  85. /* 0x40 Time Synchronization Channel Control Register Bits */
  86. #define MASTER_MODE (1<<0)
  87. #define SLAVE_MODE (0)
  88. #define V2_MODE (1<<31)
  89. #define CAP_MODE0 (0)
  90. #define CAP_MODE2 (1<<17)
  91. /* 0x44 Time Synchronization Channel Event Register Bits */
  92. #define TX_SNAPSHOT_LOCKED (1<<0)
  93. #define RX_SNAPSHOT_LOCKED (1<<1)
  94. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  95. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  96. #define MINNOW_PHY_RESET_GPIO 13
  97. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  98. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  99. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  100. int data);
  101. static void pch_gbe_set_multi(struct net_device *netdev);
  102. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  103. {
  104. u8 *data = skb->data;
  105. unsigned int offset;
  106. u16 *hi, *id;
  107. u32 lo;
  108. if (ptp_classify_raw(skb) == PTP_CLASS_NONE)
  109. return 0;
  110. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  111. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  112. return 0;
  113. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  114. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  115. memcpy(&lo, &hi[1], sizeof(lo));
  116. return (uid_hi == *hi &&
  117. uid_lo == lo &&
  118. seqid == *id);
  119. }
  120. static void
  121. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  122. {
  123. struct skb_shared_hwtstamps *shhwtstamps;
  124. struct pci_dev *pdev;
  125. u64 ns;
  126. u32 hi, lo, val;
  127. u16 uid, seq;
  128. if (!adapter->hwts_rx_en)
  129. return;
  130. /* Get ieee1588's dev information */
  131. pdev = adapter->ptp_pdev;
  132. val = pch_ch_event_read(pdev);
  133. if (!(val & RX_SNAPSHOT_LOCKED))
  134. return;
  135. lo = pch_src_uuid_lo_read(pdev);
  136. hi = pch_src_uuid_hi_read(pdev);
  137. uid = hi & 0xffff;
  138. seq = (hi >> 16) & 0xffff;
  139. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  140. goto out;
  141. ns = pch_rx_snap_read(pdev);
  142. shhwtstamps = skb_hwtstamps(skb);
  143. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  144. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  145. out:
  146. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  147. }
  148. static void
  149. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  150. {
  151. struct skb_shared_hwtstamps shhwtstamps;
  152. struct pci_dev *pdev;
  153. struct skb_shared_info *shtx;
  154. u64 ns;
  155. u32 cnt, val;
  156. shtx = skb_shinfo(skb);
  157. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  158. return;
  159. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  160. /* Get ieee1588's dev information */
  161. pdev = adapter->ptp_pdev;
  162. /*
  163. * This really stinks, but we have to poll for the Tx time stamp.
  164. */
  165. for (cnt = 0; cnt < 100; cnt++) {
  166. val = pch_ch_event_read(pdev);
  167. if (val & TX_SNAPSHOT_LOCKED)
  168. break;
  169. udelay(1);
  170. }
  171. if (!(val & TX_SNAPSHOT_LOCKED)) {
  172. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  173. return;
  174. }
  175. ns = pch_tx_snap_read(pdev);
  176. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  177. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  178. skb_tstamp_tx(skb, &shhwtstamps);
  179. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  180. }
  181. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  182. {
  183. struct hwtstamp_config cfg;
  184. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  185. struct pci_dev *pdev;
  186. u8 station[20];
  187. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  188. return -EFAULT;
  189. if (cfg.flags) /* reserved for future extensions */
  190. return -EINVAL;
  191. /* Get ieee1588's dev information */
  192. pdev = adapter->ptp_pdev;
  193. if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
  194. return -ERANGE;
  195. switch (cfg.rx_filter) {
  196. case HWTSTAMP_FILTER_NONE:
  197. adapter->hwts_rx_en = 0;
  198. break;
  199. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  200. adapter->hwts_rx_en = 0;
  201. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  202. break;
  203. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  204. adapter->hwts_rx_en = 1;
  205. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  206. break;
  207. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  208. adapter->hwts_rx_en = 1;
  209. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  210. strcpy(station, PTP_L4_MULTICAST_SA);
  211. pch_set_station_address(station, pdev);
  212. break;
  213. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  214. adapter->hwts_rx_en = 1;
  215. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  216. strcpy(station, PTP_L2_MULTICAST_SA);
  217. pch_set_station_address(station, pdev);
  218. break;
  219. default:
  220. return -ERANGE;
  221. }
  222. adapter->hwts_tx_en = cfg.tx_type == HWTSTAMP_TX_ON;
  223. /* Clear out any old time stamps. */
  224. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  225. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  226. }
  227. static inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  228. {
  229. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  230. }
  231. /**
  232. * pch_gbe_mac_read_mac_addr - Read MAC address
  233. * @hw: Pointer to the HW structure
  234. * Returns:
  235. * 0: Successful.
  236. */
  237. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  238. {
  239. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  240. u32 adr1a, adr1b;
  241. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  242. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  243. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  244. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  245. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  246. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  247. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  248. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  249. netdev_dbg(adapter->netdev, "hw->mac.addr : %pM\n", hw->mac.addr);
  250. return 0;
  251. }
  252. /**
  253. * pch_gbe_wait_clr_bit - Wait to clear a bit
  254. * @reg: Pointer of register
  255. * @busy: Busy bit
  256. */
  257. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  258. {
  259. u32 tmp;
  260. /* wait busy */
  261. tmp = 1000;
  262. while ((ioread32(reg) & bit) && --tmp)
  263. cpu_relax();
  264. if (!tmp)
  265. pr_err("Error: busy bit is not cleared\n");
  266. }
  267. /**
  268. * pch_gbe_mac_mar_set - Set MAC address register
  269. * @hw: Pointer to the HW structure
  270. * @addr: Pointer to the MAC address
  271. * @index: MAC address array register
  272. */
  273. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  274. {
  275. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  276. u32 mar_low, mar_high, adrmask;
  277. netdev_dbg(adapter->netdev, "index : 0x%x\n", index);
  278. /*
  279. * HW expects these in little endian so we reverse the byte order
  280. * from network order (big endian) to little endian
  281. */
  282. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  283. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  284. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  285. /* Stop the MAC Address of index. */
  286. adrmask = ioread32(&hw->reg->ADDR_MASK);
  287. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  288. /* wait busy */
  289. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  290. /* Set the MAC address to the MAC address 1A/1B register */
  291. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  292. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  293. /* Start the MAC address of index */
  294. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  295. /* wait busy */
  296. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  297. }
  298. /**
  299. * pch_gbe_mac_reset_hw - Reset hardware
  300. * @hw: Pointer to the HW structure
  301. */
  302. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  303. {
  304. /* Read the MAC address. and store to the private data */
  305. pch_gbe_mac_read_mac_addr(hw);
  306. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  307. #ifdef PCH_GBE_MAC_IFOP_RGMII
  308. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  309. #endif
  310. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  311. /* Setup the receive addresses */
  312. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  313. return;
  314. }
  315. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  316. {
  317. u32 rctl;
  318. /* Disables Receive MAC */
  319. rctl = ioread32(&hw->reg->MAC_RX_EN);
  320. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  321. }
  322. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  323. {
  324. u32 rctl;
  325. /* Enables Receive MAC */
  326. rctl = ioread32(&hw->reg->MAC_RX_EN);
  327. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  328. }
  329. /**
  330. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  331. * @hw: Pointer to the HW structure
  332. * @mar_count: Receive address registers
  333. */
  334. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  335. {
  336. u32 i;
  337. /* Setup the receive address */
  338. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  339. /* Zero out the other receive addresses */
  340. for (i = 1; i < mar_count; i++) {
  341. iowrite32(0, &hw->reg->mac_adr[i].high);
  342. iowrite32(0, &hw->reg->mac_adr[i].low);
  343. }
  344. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  345. /* wait busy */
  346. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  347. }
  348. /**
  349. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  350. * @hw: Pointer to the HW structure
  351. * @mc_addr_list: Array of multicast addresses to program
  352. * @mc_addr_count: Number of multicast addresses to program
  353. * @mar_used_count: The first MAC Address register free to program
  354. * @mar_total_num: Total number of supported MAC Address Registers
  355. */
  356. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  357. u8 *mc_addr_list, u32 mc_addr_count,
  358. u32 mar_used_count, u32 mar_total_num)
  359. {
  360. u32 i, adrmask;
  361. /* Load the first set of multicast addresses into the exact
  362. * filters (RAR). If there are not enough to fill the RAR
  363. * array, clear the filters.
  364. */
  365. for (i = mar_used_count; i < mar_total_num; i++) {
  366. if (mc_addr_count) {
  367. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  368. mc_addr_count--;
  369. mc_addr_list += ETH_ALEN;
  370. } else {
  371. /* Clear MAC address mask */
  372. adrmask = ioread32(&hw->reg->ADDR_MASK);
  373. iowrite32((adrmask | (0x0001 << i)),
  374. &hw->reg->ADDR_MASK);
  375. /* wait busy */
  376. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  377. /* Clear MAC address */
  378. iowrite32(0, &hw->reg->mac_adr[i].high);
  379. iowrite32(0, &hw->reg->mac_adr[i].low);
  380. }
  381. }
  382. }
  383. /**
  384. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  385. * @hw: Pointer to the HW structure
  386. * Returns:
  387. * 0: Successful.
  388. * Negative value: Failed.
  389. */
  390. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  391. {
  392. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  393. struct pch_gbe_mac_info *mac = &hw->mac;
  394. u32 rx_fctrl;
  395. netdev_dbg(adapter->netdev, "mac->fc = %u\n", mac->fc);
  396. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  397. switch (mac->fc) {
  398. case PCH_GBE_FC_NONE:
  399. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  400. mac->tx_fc_enable = false;
  401. break;
  402. case PCH_GBE_FC_RX_PAUSE:
  403. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  404. mac->tx_fc_enable = false;
  405. break;
  406. case PCH_GBE_FC_TX_PAUSE:
  407. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  408. mac->tx_fc_enable = true;
  409. break;
  410. case PCH_GBE_FC_FULL:
  411. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  412. mac->tx_fc_enable = true;
  413. break;
  414. default:
  415. netdev_err(adapter->netdev,
  416. "Flow control param set incorrectly\n");
  417. return -EINVAL;
  418. }
  419. if (mac->link_duplex == DUPLEX_HALF)
  420. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  421. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  422. netdev_dbg(adapter->netdev,
  423. "RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  424. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  425. return 0;
  426. }
  427. /**
  428. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  429. * @hw: Pointer to the HW structure
  430. * @wu_evt: Wake up event
  431. */
  432. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  433. {
  434. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  435. u32 addr_mask;
  436. netdev_dbg(adapter->netdev, "wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  437. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  438. if (wu_evt) {
  439. /* Set Wake-On-Lan address mask */
  440. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  441. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  442. /* wait busy */
  443. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  444. iowrite32(0, &hw->reg->WOL_ST);
  445. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  446. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  447. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  448. } else {
  449. iowrite32(0, &hw->reg->WOL_CTRL);
  450. iowrite32(0, &hw->reg->WOL_ST);
  451. }
  452. return;
  453. }
  454. /**
  455. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  456. * @hw: Pointer to the HW structure
  457. * @addr: Address of PHY
  458. * @dir: Operetion. (Write or Read)
  459. * @reg: Access register of PHY
  460. * @data: Write data.
  461. *
  462. * Returns: Read date.
  463. */
  464. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  465. u16 data)
  466. {
  467. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  468. u32 data_out = 0;
  469. unsigned int i;
  470. unsigned long flags;
  471. spin_lock_irqsave(&hw->miim_lock, flags);
  472. for (i = 100; i; --i) {
  473. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  474. break;
  475. udelay(20);
  476. }
  477. if (i == 0) {
  478. netdev_err(adapter->netdev, "pch-gbe.miim won't go Ready\n");
  479. spin_unlock_irqrestore(&hw->miim_lock, flags);
  480. return 0; /* No way to indicate timeout error */
  481. }
  482. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  483. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  484. dir | data), &hw->reg->MIIM);
  485. for (i = 0; i < 100; i++) {
  486. udelay(20);
  487. data_out = ioread32(&hw->reg->MIIM);
  488. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  489. break;
  490. }
  491. spin_unlock_irqrestore(&hw->miim_lock, flags);
  492. netdev_dbg(adapter->netdev, "PHY %s: reg=%d, data=0x%04X\n",
  493. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  494. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  495. return (u16) data_out;
  496. }
  497. /**
  498. * pch_gbe_mac_set_pause_packet - Set pause packet
  499. * @hw: Pointer to the HW structure
  500. */
  501. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  502. {
  503. struct pch_gbe_adapter *adapter = pch_gbe_hw_to_adapter(hw);
  504. unsigned long tmp2, tmp3;
  505. /* Set Pause packet */
  506. tmp2 = hw->mac.addr[1];
  507. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  508. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  509. tmp3 = hw->mac.addr[5];
  510. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  511. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  512. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  513. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  514. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  515. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  516. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  517. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  518. /* Transmit Pause Packet */
  519. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  520. netdev_dbg(adapter->netdev,
  521. "PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  522. ioread32(&hw->reg->PAUSE_PKT1),
  523. ioread32(&hw->reg->PAUSE_PKT2),
  524. ioread32(&hw->reg->PAUSE_PKT3),
  525. ioread32(&hw->reg->PAUSE_PKT4),
  526. ioread32(&hw->reg->PAUSE_PKT5));
  527. return;
  528. }
  529. /**
  530. * pch_gbe_alloc_queues - Allocate memory for all rings
  531. * @adapter: Board private structure to initialize
  532. * Returns:
  533. * 0: Successfully
  534. * Negative value: Failed
  535. */
  536. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  537. {
  538. adapter->tx_ring = devm_kzalloc(&adapter->pdev->dev,
  539. sizeof(*adapter->tx_ring), GFP_KERNEL);
  540. if (!adapter->tx_ring)
  541. return -ENOMEM;
  542. adapter->rx_ring = devm_kzalloc(&adapter->pdev->dev,
  543. sizeof(*adapter->rx_ring), GFP_KERNEL);
  544. if (!adapter->rx_ring)
  545. return -ENOMEM;
  546. return 0;
  547. }
  548. /**
  549. * pch_gbe_init_stats - Initialize status
  550. * @adapter: Board private structure to initialize
  551. */
  552. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  553. {
  554. memset(&adapter->stats, 0, sizeof(adapter->stats));
  555. return;
  556. }
  557. /**
  558. * pch_gbe_init_phy - Initialize PHY
  559. * @adapter: Board private structure to initialize
  560. * Returns:
  561. * 0: Successfully
  562. * Negative value: Failed
  563. */
  564. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  565. {
  566. struct net_device *netdev = adapter->netdev;
  567. u32 addr;
  568. u16 bmcr, stat;
  569. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  570. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  571. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  572. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  573. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  574. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  575. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  576. break;
  577. }
  578. adapter->hw.phy.addr = adapter->mii.phy_id;
  579. netdev_dbg(netdev, "phy_addr = %d\n", adapter->mii.phy_id);
  580. if (addr == PCH_GBE_PHY_REGS_LEN)
  581. return -EAGAIN;
  582. /* Selected the phy and isolate the rest */
  583. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  584. if (addr != adapter->mii.phy_id) {
  585. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  586. BMCR_ISOLATE);
  587. } else {
  588. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  589. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  590. bmcr & ~BMCR_ISOLATE);
  591. }
  592. }
  593. /* MII setup */
  594. adapter->mii.phy_id_mask = 0x1F;
  595. adapter->mii.reg_num_mask = 0x1F;
  596. adapter->mii.dev = adapter->netdev;
  597. adapter->mii.mdio_read = pch_gbe_mdio_read;
  598. adapter->mii.mdio_write = pch_gbe_mdio_write;
  599. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  600. return 0;
  601. }
  602. /**
  603. * pch_gbe_mdio_read - The read function for mii
  604. * @netdev: Network interface device structure
  605. * @addr: Phy ID
  606. * @reg: Access location
  607. * Returns:
  608. * 0: Successfully
  609. * Negative value: Failed
  610. */
  611. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  612. {
  613. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  614. struct pch_gbe_hw *hw = &adapter->hw;
  615. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  616. (u16) 0);
  617. }
  618. /**
  619. * pch_gbe_mdio_write - The write function for mii
  620. * @netdev: Network interface device structure
  621. * @addr: Phy ID (not used)
  622. * @reg: Access location
  623. * @data: Write data
  624. */
  625. static void pch_gbe_mdio_write(struct net_device *netdev,
  626. int addr, int reg, int data)
  627. {
  628. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  629. struct pch_gbe_hw *hw = &adapter->hw;
  630. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  631. }
  632. /**
  633. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  634. * @work: Pointer of board private structure
  635. */
  636. static void pch_gbe_reset_task(struct work_struct *work)
  637. {
  638. struct pch_gbe_adapter *adapter;
  639. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  640. rtnl_lock();
  641. pch_gbe_reinit_locked(adapter);
  642. rtnl_unlock();
  643. }
  644. /**
  645. * pch_gbe_reinit_locked- Re-initialization
  646. * @adapter: Board private structure
  647. */
  648. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  649. {
  650. pch_gbe_down(adapter);
  651. pch_gbe_up(adapter);
  652. }
  653. /**
  654. * pch_gbe_reset - Reset GbE
  655. * @adapter: Board private structure
  656. */
  657. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  658. {
  659. struct net_device *netdev = adapter->netdev;
  660. pch_gbe_mac_reset_hw(&adapter->hw);
  661. /* reprogram multicast address register after reset */
  662. pch_gbe_set_multi(netdev);
  663. /* Setup the receive address. */
  664. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  665. if (pch_gbe_hal_init_hw(&adapter->hw))
  666. netdev_err(netdev, "Hardware Error\n");
  667. }
  668. /**
  669. * pch_gbe_free_irq - Free an interrupt
  670. * @adapter: Board private structure
  671. */
  672. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  673. {
  674. struct net_device *netdev = adapter->netdev;
  675. free_irq(adapter->pdev->irq, netdev);
  676. if (adapter->have_msi) {
  677. pci_disable_msi(adapter->pdev);
  678. netdev_dbg(netdev, "call pci_disable_msi\n");
  679. }
  680. }
  681. /**
  682. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  683. * @adapter: Board private structure
  684. */
  685. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  686. {
  687. struct pch_gbe_hw *hw = &adapter->hw;
  688. atomic_inc(&adapter->irq_sem);
  689. iowrite32(0, &hw->reg->INT_EN);
  690. ioread32(&hw->reg->INT_ST);
  691. synchronize_irq(adapter->pdev->irq);
  692. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  693. ioread32(&hw->reg->INT_EN));
  694. }
  695. /**
  696. * pch_gbe_irq_enable - Enable default interrupt generation settings
  697. * @adapter: Board private structure
  698. */
  699. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  700. {
  701. struct pch_gbe_hw *hw = &adapter->hw;
  702. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  703. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  704. ioread32(&hw->reg->INT_ST);
  705. netdev_dbg(adapter->netdev, "INT_EN reg : 0x%08x\n",
  706. ioread32(&hw->reg->INT_EN));
  707. }
  708. /**
  709. * pch_gbe_setup_tctl - configure the Transmit control registers
  710. * @adapter: Board private structure
  711. */
  712. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  713. {
  714. struct pch_gbe_hw *hw = &adapter->hw;
  715. u32 tx_mode, tcpip;
  716. tx_mode = PCH_GBE_TM_LONG_PKT |
  717. PCH_GBE_TM_ST_AND_FD |
  718. PCH_GBE_TM_SHORT_PKT |
  719. PCH_GBE_TM_TH_TX_STRT_8 |
  720. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  721. iowrite32(tx_mode, &hw->reg->TX_MODE);
  722. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  723. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  724. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  725. return;
  726. }
  727. /**
  728. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  729. * @adapter: Board private structure
  730. */
  731. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  732. {
  733. struct pch_gbe_hw *hw = &adapter->hw;
  734. u32 tdba, tdlen, dctrl;
  735. netdev_dbg(adapter->netdev, "dma addr = 0x%08llx size = 0x%08x\n",
  736. (unsigned long long)adapter->tx_ring->dma,
  737. adapter->tx_ring->size);
  738. /* Setup the HW Tx Head and Tail descriptor pointers */
  739. tdba = adapter->tx_ring->dma;
  740. tdlen = adapter->tx_ring->size - 0x10;
  741. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  742. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  743. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  744. /* Enables Transmission DMA */
  745. dctrl = ioread32(&hw->reg->DMA_CTRL);
  746. dctrl |= PCH_GBE_TX_DMA_EN;
  747. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  748. }
  749. /**
  750. * pch_gbe_setup_rctl - Configure the receive control registers
  751. * @adapter: Board private structure
  752. */
  753. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  754. {
  755. struct pch_gbe_hw *hw = &adapter->hw;
  756. u32 rx_mode, tcpip;
  757. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  758. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  759. iowrite32(rx_mode, &hw->reg->RX_MODE);
  760. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  761. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  762. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  763. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  764. return;
  765. }
  766. /**
  767. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  768. * @adapter: Board private structure
  769. */
  770. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  771. {
  772. struct pch_gbe_hw *hw = &adapter->hw;
  773. u32 rdba, rdlen, rxdma;
  774. netdev_dbg(adapter->netdev, "dma adr = 0x%08llx size = 0x%08x\n",
  775. (unsigned long long)adapter->rx_ring->dma,
  776. adapter->rx_ring->size);
  777. pch_gbe_mac_force_mac_fc(hw);
  778. pch_gbe_disable_mac_rx(hw);
  779. /* Disables Receive DMA */
  780. rxdma = ioread32(&hw->reg->DMA_CTRL);
  781. rxdma &= ~PCH_GBE_RX_DMA_EN;
  782. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  783. netdev_dbg(adapter->netdev,
  784. "MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  785. ioread32(&hw->reg->MAC_RX_EN),
  786. ioread32(&hw->reg->DMA_CTRL));
  787. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  788. * the Base and Length of the Rx Descriptor Ring */
  789. rdba = adapter->rx_ring->dma;
  790. rdlen = adapter->rx_ring->size - 0x10;
  791. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  792. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  793. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  794. }
  795. /**
  796. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  797. * @adapter: Board private structure
  798. * @buffer_info: Buffer information structure
  799. */
  800. static void pch_gbe_unmap_and_free_tx_resource(
  801. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  802. {
  803. if (buffer_info->mapped) {
  804. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  805. buffer_info->length, DMA_TO_DEVICE);
  806. buffer_info->mapped = false;
  807. }
  808. if (buffer_info->skb) {
  809. dev_kfree_skb_any(buffer_info->skb);
  810. buffer_info->skb = NULL;
  811. }
  812. }
  813. /**
  814. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  815. * @adapter: Board private structure
  816. * @buffer_info: Buffer information structure
  817. */
  818. static void pch_gbe_unmap_and_free_rx_resource(
  819. struct pch_gbe_adapter *adapter,
  820. struct pch_gbe_buffer *buffer_info)
  821. {
  822. if (buffer_info->mapped) {
  823. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  824. buffer_info->length, DMA_FROM_DEVICE);
  825. buffer_info->mapped = false;
  826. }
  827. if (buffer_info->skb) {
  828. dev_kfree_skb_any(buffer_info->skb);
  829. buffer_info->skb = NULL;
  830. }
  831. }
  832. /**
  833. * pch_gbe_clean_tx_ring - Free Tx Buffers
  834. * @adapter: Board private structure
  835. * @tx_ring: Ring to be cleaned
  836. */
  837. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  838. struct pch_gbe_tx_ring *tx_ring)
  839. {
  840. struct pch_gbe_hw *hw = &adapter->hw;
  841. struct pch_gbe_buffer *buffer_info;
  842. unsigned long size;
  843. unsigned int i;
  844. /* Free all the Tx ring sk_buffs */
  845. for (i = 0; i < tx_ring->count; i++) {
  846. buffer_info = &tx_ring->buffer_info[i];
  847. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  848. }
  849. netdev_dbg(adapter->netdev,
  850. "call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  851. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  852. memset(tx_ring->buffer_info, 0, size);
  853. /* Zero out the descriptor ring */
  854. memset(tx_ring->desc, 0, tx_ring->size);
  855. tx_ring->next_to_use = 0;
  856. tx_ring->next_to_clean = 0;
  857. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  858. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  859. }
  860. /**
  861. * pch_gbe_clean_rx_ring - Free Rx Buffers
  862. * @adapter: Board private structure
  863. * @rx_ring: Ring to free buffers from
  864. */
  865. static void
  866. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  867. struct pch_gbe_rx_ring *rx_ring)
  868. {
  869. struct pch_gbe_hw *hw = &adapter->hw;
  870. struct pch_gbe_buffer *buffer_info;
  871. unsigned long size;
  872. unsigned int i;
  873. /* Free all the Rx ring sk_buffs */
  874. for (i = 0; i < rx_ring->count; i++) {
  875. buffer_info = &rx_ring->buffer_info[i];
  876. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  877. }
  878. netdev_dbg(adapter->netdev,
  879. "call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  880. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  881. memset(rx_ring->buffer_info, 0, size);
  882. /* Zero out the descriptor ring */
  883. memset(rx_ring->desc, 0, rx_ring->size);
  884. rx_ring->next_to_clean = 0;
  885. rx_ring->next_to_use = 0;
  886. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  887. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  888. }
  889. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  890. u16 duplex)
  891. {
  892. struct pch_gbe_hw *hw = &adapter->hw;
  893. unsigned long rgmii = 0;
  894. /* Set the RGMII control. */
  895. #ifdef PCH_GBE_MAC_IFOP_RGMII
  896. switch (speed) {
  897. case SPEED_10:
  898. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  899. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  900. break;
  901. case SPEED_100:
  902. rgmii = (PCH_GBE_RGMII_RATE_25M |
  903. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  904. break;
  905. case SPEED_1000:
  906. rgmii = (PCH_GBE_RGMII_RATE_125M |
  907. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  908. break;
  909. }
  910. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  911. #else /* GMII */
  912. rgmii = 0;
  913. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  914. #endif
  915. }
  916. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  917. u16 duplex)
  918. {
  919. struct net_device *netdev = adapter->netdev;
  920. struct pch_gbe_hw *hw = &adapter->hw;
  921. unsigned long mode = 0;
  922. /* Set the communication mode */
  923. switch (speed) {
  924. case SPEED_10:
  925. mode = PCH_GBE_MODE_MII_ETHER;
  926. netdev->tx_queue_len = 10;
  927. break;
  928. case SPEED_100:
  929. mode = PCH_GBE_MODE_MII_ETHER;
  930. netdev->tx_queue_len = 100;
  931. break;
  932. case SPEED_1000:
  933. mode = PCH_GBE_MODE_GMII_ETHER;
  934. break;
  935. }
  936. if (duplex == DUPLEX_FULL)
  937. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  938. else
  939. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  940. iowrite32(mode, &hw->reg->MODE);
  941. }
  942. /**
  943. * pch_gbe_watchdog - Watchdog process
  944. * @data: Board private structure
  945. */
  946. static void pch_gbe_watchdog(unsigned long data)
  947. {
  948. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  949. struct net_device *netdev = adapter->netdev;
  950. struct pch_gbe_hw *hw = &adapter->hw;
  951. netdev_dbg(netdev, "right now = %ld\n", jiffies);
  952. pch_gbe_update_stats(adapter);
  953. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  954. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  955. netdev->tx_queue_len = adapter->tx_queue_len;
  956. /* mii library handles link maintenance tasks */
  957. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  958. netdev_err(netdev, "ethtool get setting Error\n");
  959. mod_timer(&adapter->watchdog_timer,
  960. round_jiffies(jiffies +
  961. PCH_GBE_WATCHDOG_PERIOD));
  962. return;
  963. }
  964. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  965. hw->mac.link_duplex = cmd.duplex;
  966. /* Set the RGMII control. */
  967. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  968. hw->mac.link_duplex);
  969. /* Set the communication mode */
  970. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  971. hw->mac.link_duplex);
  972. netdev_dbg(netdev,
  973. "Link is Up %d Mbps %s-Duplex\n",
  974. hw->mac.link_speed,
  975. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  976. netif_carrier_on(netdev);
  977. netif_wake_queue(netdev);
  978. } else if ((!mii_link_ok(&adapter->mii)) &&
  979. (netif_carrier_ok(netdev))) {
  980. netdev_dbg(netdev, "NIC Link is Down\n");
  981. hw->mac.link_speed = SPEED_10;
  982. hw->mac.link_duplex = DUPLEX_HALF;
  983. netif_carrier_off(netdev);
  984. netif_stop_queue(netdev);
  985. }
  986. mod_timer(&adapter->watchdog_timer,
  987. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  988. }
  989. /**
  990. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  991. * @adapter: Board private structure
  992. * @tx_ring: Tx descriptor ring structure
  993. * @skb: Sockt buffer structure
  994. */
  995. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  996. struct pch_gbe_tx_ring *tx_ring,
  997. struct sk_buff *skb)
  998. {
  999. struct pch_gbe_hw *hw = &adapter->hw;
  1000. struct pch_gbe_tx_desc *tx_desc;
  1001. struct pch_gbe_buffer *buffer_info;
  1002. struct sk_buff *tmp_skb;
  1003. unsigned int frame_ctrl;
  1004. unsigned int ring_num;
  1005. /*-- Set frame control --*/
  1006. frame_ctrl = 0;
  1007. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1008. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1009. if (skb->ip_summed == CHECKSUM_NONE)
  1010. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1011. /* Performs checksum processing */
  1012. /*
  1013. * It is because the hardware accelerator does not support a checksum,
  1014. * when the received data size is less than 64 bytes.
  1015. */
  1016. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1017. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1018. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1019. if (skb->protocol == htons(ETH_P_IP)) {
  1020. struct iphdr *iph = ip_hdr(skb);
  1021. unsigned int offset;
  1022. offset = skb_transport_offset(skb);
  1023. if (iph->protocol == IPPROTO_TCP) {
  1024. skb->csum = 0;
  1025. tcp_hdr(skb)->check = 0;
  1026. skb->csum = skb_checksum(skb, offset,
  1027. skb->len - offset, 0);
  1028. tcp_hdr(skb)->check =
  1029. csum_tcpudp_magic(iph->saddr,
  1030. iph->daddr,
  1031. skb->len - offset,
  1032. IPPROTO_TCP,
  1033. skb->csum);
  1034. } else if (iph->protocol == IPPROTO_UDP) {
  1035. skb->csum = 0;
  1036. udp_hdr(skb)->check = 0;
  1037. skb->csum =
  1038. skb_checksum(skb, offset,
  1039. skb->len - offset, 0);
  1040. udp_hdr(skb)->check =
  1041. csum_tcpudp_magic(iph->saddr,
  1042. iph->daddr,
  1043. skb->len - offset,
  1044. IPPROTO_UDP,
  1045. skb->csum);
  1046. }
  1047. }
  1048. }
  1049. ring_num = tx_ring->next_to_use;
  1050. if (unlikely((ring_num + 1) == tx_ring->count))
  1051. tx_ring->next_to_use = 0;
  1052. else
  1053. tx_ring->next_to_use = ring_num + 1;
  1054. buffer_info = &tx_ring->buffer_info[ring_num];
  1055. tmp_skb = buffer_info->skb;
  1056. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1057. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1058. tmp_skb->data[ETH_HLEN] = 0x00;
  1059. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1060. tmp_skb->len = skb->len;
  1061. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1062. (skb->len - ETH_HLEN));
  1063. /*-- Set Buffer information --*/
  1064. buffer_info->length = tmp_skb->len;
  1065. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1066. buffer_info->length,
  1067. DMA_TO_DEVICE);
  1068. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1069. netdev_err(adapter->netdev, "TX DMA map failed\n");
  1070. buffer_info->dma = 0;
  1071. buffer_info->time_stamp = 0;
  1072. tx_ring->next_to_use = ring_num;
  1073. return;
  1074. }
  1075. buffer_info->mapped = true;
  1076. buffer_info->time_stamp = jiffies;
  1077. /*-- Set Tx descriptor --*/
  1078. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1079. tx_desc->buffer_addr = (buffer_info->dma);
  1080. tx_desc->length = (tmp_skb->len);
  1081. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1082. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1083. tx_desc->gbec_status = (DSC_INIT16);
  1084. if (unlikely(++ring_num == tx_ring->count))
  1085. ring_num = 0;
  1086. /* Update software pointer of TX descriptor */
  1087. iowrite32(tx_ring->dma +
  1088. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1089. &hw->reg->TX_DSC_SW_P);
  1090. pch_tx_timestamp(adapter, skb);
  1091. dev_kfree_skb_any(skb);
  1092. }
  1093. /**
  1094. * pch_gbe_update_stats - Update the board statistics counters
  1095. * @adapter: Board private structure
  1096. */
  1097. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1098. {
  1099. struct net_device *netdev = adapter->netdev;
  1100. struct pci_dev *pdev = adapter->pdev;
  1101. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1102. unsigned long flags;
  1103. /*
  1104. * Prevent stats update while adapter is being reset, or if the pci
  1105. * connection is down.
  1106. */
  1107. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1108. return;
  1109. spin_lock_irqsave(&adapter->stats_lock, flags);
  1110. /* Update device status "adapter->stats" */
  1111. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1112. stats->tx_errors = stats->tx_length_errors +
  1113. stats->tx_aborted_errors +
  1114. stats->tx_carrier_errors + stats->tx_timeout_count;
  1115. /* Update network device status "adapter->net_stats" */
  1116. netdev->stats.rx_packets = stats->rx_packets;
  1117. netdev->stats.rx_bytes = stats->rx_bytes;
  1118. netdev->stats.rx_dropped = stats->rx_dropped;
  1119. netdev->stats.tx_packets = stats->tx_packets;
  1120. netdev->stats.tx_bytes = stats->tx_bytes;
  1121. netdev->stats.tx_dropped = stats->tx_dropped;
  1122. /* Fill out the OS statistics structure */
  1123. netdev->stats.multicast = stats->multicast;
  1124. netdev->stats.collisions = stats->collisions;
  1125. /* Rx Errors */
  1126. netdev->stats.rx_errors = stats->rx_errors;
  1127. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1128. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1129. /* Tx Errors */
  1130. netdev->stats.tx_errors = stats->tx_errors;
  1131. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1132. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1133. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1134. }
  1135. static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
  1136. {
  1137. u32 rxdma;
  1138. /* Disable Receive DMA */
  1139. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1140. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1141. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1142. }
  1143. static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
  1144. {
  1145. u32 rxdma;
  1146. /* Enables Receive DMA */
  1147. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1148. rxdma |= PCH_GBE_RX_DMA_EN;
  1149. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1150. }
  1151. /**
  1152. * pch_gbe_intr - Interrupt Handler
  1153. * @irq: Interrupt number
  1154. * @data: Pointer to a network interface device structure
  1155. * Returns:
  1156. * - IRQ_HANDLED: Our interrupt
  1157. * - IRQ_NONE: Not our interrupt
  1158. */
  1159. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1160. {
  1161. struct net_device *netdev = data;
  1162. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1163. struct pch_gbe_hw *hw = &adapter->hw;
  1164. u32 int_st;
  1165. u32 int_en;
  1166. /* Check request status */
  1167. int_st = ioread32(&hw->reg->INT_ST);
  1168. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1169. /* When request status is no interruption factor */
  1170. if (unlikely(!int_st))
  1171. return IRQ_NONE; /* Not our interrupt. End processing. */
  1172. netdev_dbg(netdev, "%s occur int_st = 0x%08x\n", __func__, int_st);
  1173. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1174. adapter->stats.intr_rx_frame_err_count++;
  1175. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1176. if (!adapter->rx_stop_flag) {
  1177. adapter->stats.intr_rx_fifo_err_count++;
  1178. netdev_dbg(netdev, "Rx fifo over run\n");
  1179. adapter->rx_stop_flag = true;
  1180. int_en = ioread32(&hw->reg->INT_EN);
  1181. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1182. &hw->reg->INT_EN);
  1183. pch_gbe_disable_dma_rx(&adapter->hw);
  1184. int_st |= ioread32(&hw->reg->INT_ST);
  1185. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1186. }
  1187. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1188. adapter->stats.intr_rx_dma_err_count++;
  1189. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1190. adapter->stats.intr_tx_fifo_err_count++;
  1191. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1192. adapter->stats.intr_tx_dma_err_count++;
  1193. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1194. adapter->stats.intr_tcpip_err_count++;
  1195. /* When Rx descriptor is empty */
  1196. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1197. adapter->stats.intr_rx_dsc_empty_count++;
  1198. netdev_dbg(netdev, "Rx descriptor is empty\n");
  1199. int_en = ioread32(&hw->reg->INT_EN);
  1200. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1201. if (hw->mac.tx_fc_enable) {
  1202. /* Set Pause packet */
  1203. pch_gbe_mac_set_pause_packet(hw);
  1204. }
  1205. }
  1206. /* When request status is Receive interruption */
  1207. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1208. (adapter->rx_stop_flag)) {
  1209. if (likely(napi_schedule_prep(&adapter->napi))) {
  1210. /* Enable only Rx Descriptor empty */
  1211. atomic_inc(&adapter->irq_sem);
  1212. int_en = ioread32(&hw->reg->INT_EN);
  1213. int_en &=
  1214. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1215. iowrite32(int_en, &hw->reg->INT_EN);
  1216. /* Start polling for NAPI */
  1217. __napi_schedule(&adapter->napi);
  1218. }
  1219. }
  1220. netdev_dbg(netdev, "return = 0x%08x INT_EN reg = 0x%08x\n",
  1221. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1222. return IRQ_HANDLED;
  1223. }
  1224. /**
  1225. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1226. * @adapter: Board private structure
  1227. * @rx_ring: Rx descriptor ring
  1228. * @cleaned_count: Cleaned count
  1229. */
  1230. static void
  1231. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1232. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1233. {
  1234. struct net_device *netdev = adapter->netdev;
  1235. struct pci_dev *pdev = adapter->pdev;
  1236. struct pch_gbe_hw *hw = &adapter->hw;
  1237. struct pch_gbe_rx_desc *rx_desc;
  1238. struct pch_gbe_buffer *buffer_info;
  1239. struct sk_buff *skb;
  1240. unsigned int i;
  1241. unsigned int bufsz;
  1242. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1243. i = rx_ring->next_to_use;
  1244. while ((cleaned_count--)) {
  1245. buffer_info = &rx_ring->buffer_info[i];
  1246. skb = netdev_alloc_skb(netdev, bufsz);
  1247. if (unlikely(!skb)) {
  1248. /* Better luck next round */
  1249. adapter->stats.rx_alloc_buff_failed++;
  1250. break;
  1251. }
  1252. /* align */
  1253. skb_reserve(skb, NET_IP_ALIGN);
  1254. buffer_info->skb = skb;
  1255. buffer_info->dma = dma_map_single(&pdev->dev,
  1256. buffer_info->rx_buffer,
  1257. buffer_info->length,
  1258. DMA_FROM_DEVICE);
  1259. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1260. dev_kfree_skb(skb);
  1261. buffer_info->skb = NULL;
  1262. buffer_info->dma = 0;
  1263. adapter->stats.rx_alloc_buff_failed++;
  1264. break; /* while !buffer_info->skb */
  1265. }
  1266. buffer_info->mapped = true;
  1267. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1268. rx_desc->buffer_addr = (buffer_info->dma);
  1269. rx_desc->gbec_status = DSC_INIT16;
  1270. netdev_dbg(netdev,
  1271. "i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1272. i, (unsigned long long)buffer_info->dma,
  1273. buffer_info->length);
  1274. if (unlikely(++i == rx_ring->count))
  1275. i = 0;
  1276. }
  1277. if (likely(rx_ring->next_to_use != i)) {
  1278. rx_ring->next_to_use = i;
  1279. if (unlikely(i-- == 0))
  1280. i = (rx_ring->count - 1);
  1281. iowrite32(rx_ring->dma +
  1282. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1283. &hw->reg->RX_DSC_SW_P);
  1284. }
  1285. return;
  1286. }
  1287. static int
  1288. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1289. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1290. {
  1291. struct pci_dev *pdev = adapter->pdev;
  1292. struct pch_gbe_buffer *buffer_info;
  1293. unsigned int i;
  1294. unsigned int bufsz;
  1295. unsigned int size;
  1296. bufsz = adapter->rx_buffer_len;
  1297. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1298. rx_ring->rx_buff_pool =
  1299. dma_zalloc_coherent(&pdev->dev, size,
  1300. &rx_ring->rx_buff_pool_logic, GFP_KERNEL);
  1301. if (!rx_ring->rx_buff_pool)
  1302. return -ENOMEM;
  1303. rx_ring->rx_buff_pool_size = size;
  1304. for (i = 0; i < rx_ring->count; i++) {
  1305. buffer_info = &rx_ring->buffer_info[i];
  1306. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1307. buffer_info->length = bufsz;
  1308. }
  1309. return 0;
  1310. }
  1311. /**
  1312. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1313. * @adapter: Board private structure
  1314. * @tx_ring: Tx descriptor ring
  1315. */
  1316. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1317. struct pch_gbe_tx_ring *tx_ring)
  1318. {
  1319. struct pch_gbe_buffer *buffer_info;
  1320. struct sk_buff *skb;
  1321. unsigned int i;
  1322. unsigned int bufsz;
  1323. struct pch_gbe_tx_desc *tx_desc;
  1324. bufsz =
  1325. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1326. for (i = 0; i < tx_ring->count; i++) {
  1327. buffer_info = &tx_ring->buffer_info[i];
  1328. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1329. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1330. buffer_info->skb = skb;
  1331. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1332. tx_desc->gbec_status = (DSC_INIT16);
  1333. }
  1334. return;
  1335. }
  1336. /**
  1337. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1338. * @adapter: Board private structure
  1339. * @tx_ring: Tx descriptor ring
  1340. * Returns:
  1341. * true: Cleaned the descriptor
  1342. * false: Not cleaned the descriptor
  1343. */
  1344. static bool
  1345. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1346. struct pch_gbe_tx_ring *tx_ring)
  1347. {
  1348. struct pch_gbe_tx_desc *tx_desc;
  1349. struct pch_gbe_buffer *buffer_info;
  1350. struct sk_buff *skb;
  1351. unsigned int i;
  1352. unsigned int cleaned_count = 0;
  1353. bool cleaned = false;
  1354. int unused, thresh;
  1355. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1356. tx_ring->next_to_clean);
  1357. i = tx_ring->next_to_clean;
  1358. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1359. netdev_dbg(adapter->netdev, "gbec_status:0x%04x dma_status:0x%04x\n",
  1360. tx_desc->gbec_status, tx_desc->dma_status);
  1361. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1362. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1363. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1364. { /* current marked clean, tx queue filling up, do extra clean */
  1365. int j, k;
  1366. if (unused < 8) { /* tx queue nearly full */
  1367. netdev_dbg(adapter->netdev,
  1368. "clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1369. tx_ring->next_to_clean, tx_ring->next_to_use,
  1370. unused);
  1371. }
  1372. /* current marked clean, scan for more that need cleaning. */
  1373. k = i;
  1374. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1375. {
  1376. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1377. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1378. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1379. }
  1380. if (j < PCH_GBE_TX_WEIGHT) {
  1381. netdev_dbg(adapter->netdev,
  1382. "clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1383. unused, j, i, k, tx_ring->next_to_use,
  1384. tx_desc->gbec_status);
  1385. i = k; /*found one to clean, usu gbec_status==2000.*/
  1386. }
  1387. }
  1388. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1389. netdev_dbg(adapter->netdev, "gbec_status:0x%04x\n",
  1390. tx_desc->gbec_status);
  1391. buffer_info = &tx_ring->buffer_info[i];
  1392. skb = buffer_info->skb;
  1393. cleaned = true;
  1394. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1395. adapter->stats.tx_aborted_errors++;
  1396. netdev_err(adapter->netdev, "Transfer Abort Error\n");
  1397. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1398. ) {
  1399. adapter->stats.tx_carrier_errors++;
  1400. netdev_err(adapter->netdev,
  1401. "Transfer Carrier Sense Error\n");
  1402. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1403. ) {
  1404. adapter->stats.tx_aborted_errors++;
  1405. netdev_err(adapter->netdev,
  1406. "Transfer Collision Abort Error\n");
  1407. } else if ((tx_desc->gbec_status &
  1408. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1409. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1410. adapter->stats.collisions++;
  1411. adapter->stats.tx_packets++;
  1412. adapter->stats.tx_bytes += skb->len;
  1413. netdev_dbg(adapter->netdev, "Transfer Collision\n");
  1414. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1415. ) {
  1416. adapter->stats.tx_packets++;
  1417. adapter->stats.tx_bytes += skb->len;
  1418. }
  1419. if (buffer_info->mapped) {
  1420. netdev_dbg(adapter->netdev,
  1421. "unmap buffer_info->dma : %d\n", i);
  1422. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1423. buffer_info->length, DMA_TO_DEVICE);
  1424. buffer_info->mapped = false;
  1425. }
  1426. if (buffer_info->skb) {
  1427. netdev_dbg(adapter->netdev,
  1428. "trim buffer_info->skb : %d\n", i);
  1429. skb_trim(buffer_info->skb, 0);
  1430. }
  1431. tx_desc->gbec_status = DSC_INIT16;
  1432. if (unlikely(++i == tx_ring->count))
  1433. i = 0;
  1434. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1435. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1436. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1437. cleaned = false;
  1438. break;
  1439. }
  1440. }
  1441. netdev_dbg(adapter->netdev,
  1442. "called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1443. cleaned_count);
  1444. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1445. /* Recover from running out of Tx resources in xmit_frame */
  1446. spin_lock(&tx_ring->tx_lock);
  1447. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1448. {
  1449. netif_wake_queue(adapter->netdev);
  1450. adapter->stats.tx_restart_count++;
  1451. netdev_dbg(adapter->netdev, "Tx wake queue\n");
  1452. }
  1453. tx_ring->next_to_clean = i;
  1454. netdev_dbg(adapter->netdev, "next_to_clean : %d\n",
  1455. tx_ring->next_to_clean);
  1456. spin_unlock(&tx_ring->tx_lock);
  1457. }
  1458. return cleaned;
  1459. }
  1460. /**
  1461. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1462. * @adapter: Board private structure
  1463. * @rx_ring: Rx descriptor ring
  1464. * @work_done: Completed count
  1465. * @work_to_do: Request count
  1466. * Returns:
  1467. * true: Cleaned the descriptor
  1468. * false: Not cleaned the descriptor
  1469. */
  1470. static bool
  1471. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1472. struct pch_gbe_rx_ring *rx_ring,
  1473. int *work_done, int work_to_do)
  1474. {
  1475. struct net_device *netdev = adapter->netdev;
  1476. struct pci_dev *pdev = adapter->pdev;
  1477. struct pch_gbe_buffer *buffer_info;
  1478. struct pch_gbe_rx_desc *rx_desc;
  1479. u32 length;
  1480. unsigned int i;
  1481. unsigned int cleaned_count = 0;
  1482. bool cleaned = false;
  1483. struct sk_buff *skb;
  1484. u8 dma_status;
  1485. u16 gbec_status;
  1486. u32 tcp_ip_status;
  1487. i = rx_ring->next_to_clean;
  1488. while (*work_done < work_to_do) {
  1489. /* Check Rx descriptor status */
  1490. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1491. if (rx_desc->gbec_status == DSC_INIT16)
  1492. break;
  1493. cleaned = true;
  1494. cleaned_count++;
  1495. dma_status = rx_desc->dma_status;
  1496. gbec_status = rx_desc->gbec_status;
  1497. tcp_ip_status = rx_desc->tcp_ip_status;
  1498. rx_desc->gbec_status = DSC_INIT16;
  1499. buffer_info = &rx_ring->buffer_info[i];
  1500. skb = buffer_info->skb;
  1501. buffer_info->skb = NULL;
  1502. /* unmap dma */
  1503. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1504. buffer_info->length, DMA_FROM_DEVICE);
  1505. buffer_info->mapped = false;
  1506. netdev_dbg(netdev,
  1507. "RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x TCP:0x%08x] BufInf = 0x%p\n",
  1508. i, dma_status, gbec_status, tcp_ip_status,
  1509. buffer_info);
  1510. /* Error check */
  1511. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1512. adapter->stats.rx_frame_errors++;
  1513. netdev_err(netdev, "Receive Not Octal Error\n");
  1514. } else if (unlikely(gbec_status &
  1515. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1516. adapter->stats.rx_frame_errors++;
  1517. netdev_err(netdev, "Receive Nibble Error\n");
  1518. } else if (unlikely(gbec_status &
  1519. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1520. adapter->stats.rx_crc_errors++;
  1521. netdev_err(netdev, "Receive CRC Error\n");
  1522. } else {
  1523. /* get receive length */
  1524. /* length convert[-3], length includes FCS length */
  1525. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1526. if (rx_desc->rx_words_eob & 0x02)
  1527. length = length - 4;
  1528. /*
  1529. * buffer_info->rx_buffer: [Header:14][payload]
  1530. * skb->data: [Reserve:2][Header:14][payload]
  1531. */
  1532. memcpy(skb->data, buffer_info->rx_buffer, length);
  1533. /* update status of driver */
  1534. adapter->stats.rx_bytes += length;
  1535. adapter->stats.rx_packets++;
  1536. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1537. adapter->stats.multicast++;
  1538. /* Write meta date of skb */
  1539. skb_put(skb, length);
  1540. pch_rx_timestamp(adapter, skb);
  1541. skb->protocol = eth_type_trans(skb, netdev);
  1542. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1543. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1544. else
  1545. skb->ip_summed = CHECKSUM_NONE;
  1546. napi_gro_receive(&adapter->napi, skb);
  1547. (*work_done)++;
  1548. netdev_dbg(netdev,
  1549. "Receive skb->ip_summed: %d length: %d\n",
  1550. skb->ip_summed, length);
  1551. }
  1552. /* return some buffers to hardware, one at a time is too slow */
  1553. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1554. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1555. cleaned_count);
  1556. cleaned_count = 0;
  1557. }
  1558. if (++i == rx_ring->count)
  1559. i = 0;
  1560. }
  1561. rx_ring->next_to_clean = i;
  1562. if (cleaned_count)
  1563. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1564. return cleaned;
  1565. }
  1566. /**
  1567. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1568. * @adapter: Board private structure
  1569. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1570. * Returns:
  1571. * 0: Successfully
  1572. * Negative value: Failed
  1573. */
  1574. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1575. struct pch_gbe_tx_ring *tx_ring)
  1576. {
  1577. struct pci_dev *pdev = adapter->pdev;
  1578. struct pch_gbe_tx_desc *tx_desc;
  1579. int size;
  1580. int desNo;
  1581. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1582. tx_ring->buffer_info = vzalloc(size);
  1583. if (!tx_ring->buffer_info)
  1584. return -ENOMEM;
  1585. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1586. tx_ring->desc = dma_zalloc_coherent(&pdev->dev, tx_ring->size,
  1587. &tx_ring->dma, GFP_KERNEL);
  1588. if (!tx_ring->desc) {
  1589. vfree(tx_ring->buffer_info);
  1590. return -ENOMEM;
  1591. }
  1592. tx_ring->next_to_use = 0;
  1593. tx_ring->next_to_clean = 0;
  1594. spin_lock_init(&tx_ring->tx_lock);
  1595. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1596. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1597. tx_desc->gbec_status = DSC_INIT16;
  1598. }
  1599. netdev_dbg(adapter->netdev,
  1600. "tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1601. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1602. tx_ring->next_to_clean, tx_ring->next_to_use);
  1603. return 0;
  1604. }
  1605. /**
  1606. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1607. * @adapter: Board private structure
  1608. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1609. * Returns:
  1610. * 0: Successfully
  1611. * Negative value: Failed
  1612. */
  1613. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1614. struct pch_gbe_rx_ring *rx_ring)
  1615. {
  1616. struct pci_dev *pdev = adapter->pdev;
  1617. struct pch_gbe_rx_desc *rx_desc;
  1618. int size;
  1619. int desNo;
  1620. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1621. rx_ring->buffer_info = vzalloc(size);
  1622. if (!rx_ring->buffer_info)
  1623. return -ENOMEM;
  1624. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1625. rx_ring->desc = dma_zalloc_coherent(&pdev->dev, rx_ring->size,
  1626. &rx_ring->dma, GFP_KERNEL);
  1627. if (!rx_ring->desc) {
  1628. vfree(rx_ring->buffer_info);
  1629. return -ENOMEM;
  1630. }
  1631. rx_ring->next_to_clean = 0;
  1632. rx_ring->next_to_use = 0;
  1633. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1634. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1635. rx_desc->gbec_status = DSC_INIT16;
  1636. }
  1637. netdev_dbg(adapter->netdev,
  1638. "rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1639. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1640. rx_ring->next_to_clean, rx_ring->next_to_use);
  1641. return 0;
  1642. }
  1643. /**
  1644. * pch_gbe_free_tx_resources - Free Tx Resources
  1645. * @adapter: Board private structure
  1646. * @tx_ring: Tx descriptor ring for a specific queue
  1647. */
  1648. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1649. struct pch_gbe_tx_ring *tx_ring)
  1650. {
  1651. struct pci_dev *pdev = adapter->pdev;
  1652. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1653. vfree(tx_ring->buffer_info);
  1654. tx_ring->buffer_info = NULL;
  1655. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1656. tx_ring->desc = NULL;
  1657. }
  1658. /**
  1659. * pch_gbe_free_rx_resources - Free Rx Resources
  1660. * @adapter: Board private structure
  1661. * @rx_ring: Ring to clean the resources from
  1662. */
  1663. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1664. struct pch_gbe_rx_ring *rx_ring)
  1665. {
  1666. struct pci_dev *pdev = adapter->pdev;
  1667. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1668. vfree(rx_ring->buffer_info);
  1669. rx_ring->buffer_info = NULL;
  1670. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1671. rx_ring->desc = NULL;
  1672. }
  1673. /**
  1674. * pch_gbe_request_irq - Allocate an interrupt line
  1675. * @adapter: Board private structure
  1676. * Returns:
  1677. * 0: Successfully
  1678. * Negative value: Failed
  1679. */
  1680. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1681. {
  1682. struct net_device *netdev = adapter->netdev;
  1683. int err;
  1684. int flags;
  1685. flags = IRQF_SHARED;
  1686. adapter->have_msi = false;
  1687. err = pci_enable_msi(adapter->pdev);
  1688. netdev_dbg(netdev, "call pci_enable_msi\n");
  1689. if (err) {
  1690. netdev_dbg(netdev, "call pci_enable_msi - Error: %d\n", err);
  1691. } else {
  1692. flags = 0;
  1693. adapter->have_msi = true;
  1694. }
  1695. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1696. flags, netdev->name, netdev);
  1697. if (err)
  1698. netdev_err(netdev, "Unable to allocate interrupt Error: %d\n",
  1699. err);
  1700. netdev_dbg(netdev,
  1701. "adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1702. adapter->have_msi, flags, err);
  1703. return err;
  1704. }
  1705. /**
  1706. * pch_gbe_up - Up GbE network device
  1707. * @adapter: Board private structure
  1708. * Returns:
  1709. * 0: Successfully
  1710. * Negative value: Failed
  1711. */
  1712. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1713. {
  1714. struct net_device *netdev = adapter->netdev;
  1715. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1716. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1717. int err = -EINVAL;
  1718. /* Ensure we have a valid MAC */
  1719. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1720. netdev_err(netdev, "Error: Invalid MAC address\n");
  1721. goto out;
  1722. }
  1723. /* hardware has been reset, we need to reload some things */
  1724. pch_gbe_set_multi(netdev);
  1725. pch_gbe_setup_tctl(adapter);
  1726. pch_gbe_configure_tx(adapter);
  1727. pch_gbe_setup_rctl(adapter);
  1728. pch_gbe_configure_rx(adapter);
  1729. err = pch_gbe_request_irq(adapter);
  1730. if (err) {
  1731. netdev_err(netdev,
  1732. "Error: can't bring device up - irq request failed\n");
  1733. goto out;
  1734. }
  1735. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1736. if (err) {
  1737. netdev_err(netdev,
  1738. "Error: can't bring device up - alloc rx buffers pool failed\n");
  1739. goto freeirq;
  1740. }
  1741. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1742. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1743. adapter->tx_queue_len = netdev->tx_queue_len;
  1744. pch_gbe_enable_dma_rx(&adapter->hw);
  1745. pch_gbe_enable_mac_rx(&adapter->hw);
  1746. mod_timer(&adapter->watchdog_timer, jiffies);
  1747. napi_enable(&adapter->napi);
  1748. pch_gbe_irq_enable(adapter);
  1749. netif_start_queue(adapter->netdev);
  1750. return 0;
  1751. freeirq:
  1752. pch_gbe_free_irq(adapter);
  1753. out:
  1754. return err;
  1755. }
  1756. /**
  1757. * pch_gbe_down - Down GbE network device
  1758. * @adapter: Board private structure
  1759. */
  1760. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1761. {
  1762. struct net_device *netdev = adapter->netdev;
  1763. struct pci_dev *pdev = adapter->pdev;
  1764. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1765. /* signal that we're down so the interrupt handler does not
  1766. * reschedule our watchdog timer */
  1767. napi_disable(&adapter->napi);
  1768. atomic_set(&adapter->irq_sem, 0);
  1769. pch_gbe_irq_disable(adapter);
  1770. pch_gbe_free_irq(adapter);
  1771. del_timer_sync(&adapter->watchdog_timer);
  1772. netdev->tx_queue_len = adapter->tx_queue_len;
  1773. netif_carrier_off(netdev);
  1774. netif_stop_queue(netdev);
  1775. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1776. pch_gbe_reset(adapter);
  1777. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1778. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1779. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1780. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1781. rx_ring->rx_buff_pool_logic = 0;
  1782. rx_ring->rx_buff_pool_size = 0;
  1783. rx_ring->rx_buff_pool = NULL;
  1784. }
  1785. /**
  1786. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1787. * @adapter: Board private structure to initialize
  1788. * Returns:
  1789. * 0: Successfully
  1790. * Negative value: Failed
  1791. */
  1792. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1793. {
  1794. struct pch_gbe_hw *hw = &adapter->hw;
  1795. struct net_device *netdev = adapter->netdev;
  1796. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1797. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1798. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1799. /* Initialize the hardware-specific values */
  1800. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1801. netdev_err(netdev, "Hardware Initialization Failure\n");
  1802. return -EIO;
  1803. }
  1804. if (pch_gbe_alloc_queues(adapter)) {
  1805. netdev_err(netdev, "Unable to allocate memory for queues\n");
  1806. return -ENOMEM;
  1807. }
  1808. spin_lock_init(&adapter->hw.miim_lock);
  1809. spin_lock_init(&adapter->stats_lock);
  1810. spin_lock_init(&adapter->ethtool_lock);
  1811. atomic_set(&adapter->irq_sem, 0);
  1812. pch_gbe_irq_disable(adapter);
  1813. pch_gbe_init_stats(adapter);
  1814. netdev_dbg(netdev,
  1815. "rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1816. (u32) adapter->rx_buffer_len,
  1817. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1818. return 0;
  1819. }
  1820. /**
  1821. * pch_gbe_open - Called when a network interface is made active
  1822. * @netdev: Network interface device structure
  1823. * Returns:
  1824. * 0: Successfully
  1825. * Negative value: Failed
  1826. */
  1827. static int pch_gbe_open(struct net_device *netdev)
  1828. {
  1829. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1830. struct pch_gbe_hw *hw = &adapter->hw;
  1831. int err;
  1832. /* allocate transmit descriptors */
  1833. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1834. if (err)
  1835. goto err_setup_tx;
  1836. /* allocate receive descriptors */
  1837. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1838. if (err)
  1839. goto err_setup_rx;
  1840. pch_gbe_hal_power_up_phy(hw);
  1841. err = pch_gbe_up(adapter);
  1842. if (err)
  1843. goto err_up;
  1844. netdev_dbg(netdev, "Success End\n");
  1845. return 0;
  1846. err_up:
  1847. if (!adapter->wake_up_evt)
  1848. pch_gbe_hal_power_down_phy(hw);
  1849. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1850. err_setup_rx:
  1851. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1852. err_setup_tx:
  1853. pch_gbe_reset(adapter);
  1854. netdev_err(netdev, "Error End\n");
  1855. return err;
  1856. }
  1857. /**
  1858. * pch_gbe_stop - Disables a network interface
  1859. * @netdev: Network interface device structure
  1860. * Returns:
  1861. * 0: Successfully
  1862. */
  1863. static int pch_gbe_stop(struct net_device *netdev)
  1864. {
  1865. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1866. struct pch_gbe_hw *hw = &adapter->hw;
  1867. pch_gbe_down(adapter);
  1868. if (!adapter->wake_up_evt)
  1869. pch_gbe_hal_power_down_phy(hw);
  1870. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1871. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1872. return 0;
  1873. }
  1874. /**
  1875. * pch_gbe_xmit_frame - Packet transmitting start
  1876. * @skb: Socket buffer structure
  1877. * @netdev: Network interface device structure
  1878. * Returns:
  1879. * - NETDEV_TX_OK: Normal end
  1880. * - NETDEV_TX_BUSY: Error end
  1881. */
  1882. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1883. {
  1884. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1885. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1886. unsigned long flags;
  1887. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1888. /* Collision - tell upper layer to requeue */
  1889. return NETDEV_TX_LOCKED;
  1890. }
  1891. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1892. netif_stop_queue(netdev);
  1893. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1894. netdev_dbg(netdev,
  1895. "Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1896. tx_ring->next_to_use, tx_ring->next_to_clean);
  1897. return NETDEV_TX_BUSY;
  1898. }
  1899. /* CRC,ITAG no support */
  1900. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1901. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1902. return NETDEV_TX_OK;
  1903. }
  1904. /**
  1905. * pch_gbe_get_stats - Get System Network Statistics
  1906. * @netdev: Network interface device structure
  1907. * Returns: The current stats
  1908. */
  1909. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1910. {
  1911. /* only return the current stats */
  1912. return &netdev->stats;
  1913. }
  1914. /**
  1915. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1916. * @netdev: Network interface device structure
  1917. */
  1918. static void pch_gbe_set_multi(struct net_device *netdev)
  1919. {
  1920. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1921. struct pch_gbe_hw *hw = &adapter->hw;
  1922. struct netdev_hw_addr *ha;
  1923. u8 *mta_list;
  1924. u32 rctl;
  1925. int i;
  1926. int mc_count;
  1927. netdev_dbg(netdev, "netdev->flags : 0x%08x\n", netdev->flags);
  1928. /* Check for Promiscuous and All Multicast modes */
  1929. rctl = ioread32(&hw->reg->RX_MODE);
  1930. mc_count = netdev_mc_count(netdev);
  1931. if ((netdev->flags & IFF_PROMISC)) {
  1932. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1933. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1934. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1935. /* all the multicasting receive permissions */
  1936. rctl |= PCH_GBE_ADD_FIL_EN;
  1937. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1938. } else {
  1939. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1940. /* all the multicasting receive permissions */
  1941. rctl |= PCH_GBE_ADD_FIL_EN;
  1942. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1943. } else {
  1944. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1945. }
  1946. }
  1947. iowrite32(rctl, &hw->reg->RX_MODE);
  1948. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1949. return;
  1950. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1951. if (!mta_list)
  1952. return;
  1953. /* The shared function expects a packed array of only addresses. */
  1954. i = 0;
  1955. netdev_for_each_mc_addr(ha, netdev) {
  1956. if (i == mc_count)
  1957. break;
  1958. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1959. }
  1960. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1961. PCH_GBE_MAR_ENTRIES);
  1962. kfree(mta_list);
  1963. netdev_dbg(netdev,
  1964. "RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1965. ioread32(&hw->reg->RX_MODE), mc_count);
  1966. }
  1967. /**
  1968. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1969. * @netdev: Network interface device structure
  1970. * @addr: Pointer to an address structure
  1971. * Returns:
  1972. * 0: Successfully
  1973. * -EADDRNOTAVAIL: Failed
  1974. */
  1975. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1976. {
  1977. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1978. struct sockaddr *skaddr = addr;
  1979. int ret_val;
  1980. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1981. ret_val = -EADDRNOTAVAIL;
  1982. } else {
  1983. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1984. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1985. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1986. ret_val = 0;
  1987. }
  1988. netdev_dbg(netdev, "ret_val : 0x%08x\n", ret_val);
  1989. netdev_dbg(netdev, "dev_addr : %pM\n", netdev->dev_addr);
  1990. netdev_dbg(netdev, "mac_addr : %pM\n", adapter->hw.mac.addr);
  1991. netdev_dbg(netdev, "MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1992. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1993. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1994. return ret_val;
  1995. }
  1996. /**
  1997. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1998. * @netdev: Network interface device structure
  1999. * @new_mtu: New value for maximum frame size
  2000. * Returns:
  2001. * 0: Successfully
  2002. * -EINVAL: Failed
  2003. */
  2004. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2005. {
  2006. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2007. int max_frame;
  2008. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2009. int err;
  2010. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2011. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2012. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2013. netdev_err(netdev, "Invalid MTU setting\n");
  2014. return -EINVAL;
  2015. }
  2016. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2017. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2018. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2019. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2020. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2021. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2022. else
  2023. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2024. if (netif_running(netdev)) {
  2025. pch_gbe_down(adapter);
  2026. err = pch_gbe_up(adapter);
  2027. if (err) {
  2028. adapter->rx_buffer_len = old_rx_buffer_len;
  2029. pch_gbe_up(adapter);
  2030. return err;
  2031. } else {
  2032. netdev->mtu = new_mtu;
  2033. adapter->hw.mac.max_frame_size = max_frame;
  2034. }
  2035. } else {
  2036. pch_gbe_reset(adapter);
  2037. netdev->mtu = new_mtu;
  2038. adapter->hw.mac.max_frame_size = max_frame;
  2039. }
  2040. netdev_dbg(netdev,
  2041. "max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2042. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2043. adapter->hw.mac.max_frame_size);
  2044. return 0;
  2045. }
  2046. /**
  2047. * pch_gbe_set_features - Reset device after features changed
  2048. * @netdev: Network interface device structure
  2049. * @features: New features
  2050. * Returns:
  2051. * 0: HW state updated successfully
  2052. */
  2053. static int pch_gbe_set_features(struct net_device *netdev,
  2054. netdev_features_t features)
  2055. {
  2056. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2057. netdev_features_t changed = features ^ netdev->features;
  2058. if (!(changed & NETIF_F_RXCSUM))
  2059. return 0;
  2060. if (netif_running(netdev))
  2061. pch_gbe_reinit_locked(adapter);
  2062. else
  2063. pch_gbe_reset(adapter);
  2064. return 0;
  2065. }
  2066. /**
  2067. * pch_gbe_ioctl - Controls register through a MII interface
  2068. * @netdev: Network interface device structure
  2069. * @ifr: Pointer to ifr structure
  2070. * @cmd: Control command
  2071. * Returns:
  2072. * 0: Successfully
  2073. * Negative value: Failed
  2074. */
  2075. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2076. {
  2077. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2078. netdev_dbg(netdev, "cmd : 0x%04x\n", cmd);
  2079. if (cmd == SIOCSHWTSTAMP)
  2080. return hwtstamp_ioctl(netdev, ifr, cmd);
  2081. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2082. }
  2083. /**
  2084. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2085. * @netdev: Network interface device structure
  2086. */
  2087. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2088. {
  2089. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2090. /* Do the reset outside of interrupt context */
  2091. adapter->stats.tx_timeout_count++;
  2092. schedule_work(&adapter->reset_task);
  2093. }
  2094. /**
  2095. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2096. * @napi: Pointer of polling device struct
  2097. * @budget: The maximum number of a packet
  2098. * Returns:
  2099. * false: Exit the polling mode
  2100. * true: Continue the polling mode
  2101. */
  2102. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2103. {
  2104. struct pch_gbe_adapter *adapter =
  2105. container_of(napi, struct pch_gbe_adapter, napi);
  2106. int work_done = 0;
  2107. bool poll_end_flag = false;
  2108. bool cleaned = false;
  2109. netdev_dbg(adapter->netdev, "budget : %d\n", budget);
  2110. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2111. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2112. if (cleaned)
  2113. work_done = budget;
  2114. /* If no Tx and not enough Rx work done,
  2115. * exit the polling mode
  2116. */
  2117. if (work_done < budget)
  2118. poll_end_flag = true;
  2119. if (poll_end_flag) {
  2120. napi_complete(napi);
  2121. pch_gbe_irq_enable(adapter);
  2122. }
  2123. if (adapter->rx_stop_flag) {
  2124. adapter->rx_stop_flag = false;
  2125. pch_gbe_enable_dma_rx(&adapter->hw);
  2126. }
  2127. netdev_dbg(adapter->netdev,
  2128. "poll_end_flag : %d work_done : %d budget : %d\n",
  2129. poll_end_flag, work_done, budget);
  2130. return work_done;
  2131. }
  2132. #ifdef CONFIG_NET_POLL_CONTROLLER
  2133. /**
  2134. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2135. * @netdev: Network interface device structure
  2136. */
  2137. static void pch_gbe_netpoll(struct net_device *netdev)
  2138. {
  2139. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2140. disable_irq(adapter->pdev->irq);
  2141. pch_gbe_intr(adapter->pdev->irq, netdev);
  2142. enable_irq(adapter->pdev->irq);
  2143. }
  2144. #endif
  2145. static const struct net_device_ops pch_gbe_netdev_ops = {
  2146. .ndo_open = pch_gbe_open,
  2147. .ndo_stop = pch_gbe_stop,
  2148. .ndo_start_xmit = pch_gbe_xmit_frame,
  2149. .ndo_get_stats = pch_gbe_get_stats,
  2150. .ndo_set_mac_address = pch_gbe_set_mac,
  2151. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2152. .ndo_change_mtu = pch_gbe_change_mtu,
  2153. .ndo_set_features = pch_gbe_set_features,
  2154. .ndo_do_ioctl = pch_gbe_ioctl,
  2155. .ndo_set_rx_mode = pch_gbe_set_multi,
  2156. #ifdef CONFIG_NET_POLL_CONTROLLER
  2157. .ndo_poll_controller = pch_gbe_netpoll,
  2158. #endif
  2159. };
  2160. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2161. pci_channel_state_t state)
  2162. {
  2163. struct net_device *netdev = pci_get_drvdata(pdev);
  2164. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2165. netif_device_detach(netdev);
  2166. if (netif_running(netdev))
  2167. pch_gbe_down(adapter);
  2168. pci_disable_device(pdev);
  2169. /* Request a slot slot reset. */
  2170. return PCI_ERS_RESULT_NEED_RESET;
  2171. }
  2172. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2173. {
  2174. struct net_device *netdev = pci_get_drvdata(pdev);
  2175. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2176. struct pch_gbe_hw *hw = &adapter->hw;
  2177. if (pci_enable_device(pdev)) {
  2178. netdev_err(netdev, "Cannot re-enable PCI device after reset\n");
  2179. return PCI_ERS_RESULT_DISCONNECT;
  2180. }
  2181. pci_set_master(pdev);
  2182. pci_enable_wake(pdev, PCI_D0, 0);
  2183. pch_gbe_hal_power_up_phy(hw);
  2184. pch_gbe_reset(adapter);
  2185. /* Clear wake up status */
  2186. pch_gbe_mac_set_wol_event(hw, 0);
  2187. return PCI_ERS_RESULT_RECOVERED;
  2188. }
  2189. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2190. {
  2191. struct net_device *netdev = pci_get_drvdata(pdev);
  2192. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2193. if (netif_running(netdev)) {
  2194. if (pch_gbe_up(adapter)) {
  2195. netdev_dbg(netdev,
  2196. "can't bring device back up after reset\n");
  2197. return;
  2198. }
  2199. }
  2200. netif_device_attach(netdev);
  2201. }
  2202. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2203. {
  2204. struct net_device *netdev = pci_get_drvdata(pdev);
  2205. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2206. struct pch_gbe_hw *hw = &adapter->hw;
  2207. u32 wufc = adapter->wake_up_evt;
  2208. int retval = 0;
  2209. netif_device_detach(netdev);
  2210. if (netif_running(netdev))
  2211. pch_gbe_down(adapter);
  2212. if (wufc) {
  2213. pch_gbe_set_multi(netdev);
  2214. pch_gbe_setup_rctl(adapter);
  2215. pch_gbe_configure_rx(adapter);
  2216. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2217. hw->mac.link_duplex);
  2218. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2219. hw->mac.link_duplex);
  2220. pch_gbe_mac_set_wol_event(hw, wufc);
  2221. pci_disable_device(pdev);
  2222. } else {
  2223. pch_gbe_hal_power_down_phy(hw);
  2224. pch_gbe_mac_set_wol_event(hw, wufc);
  2225. pci_disable_device(pdev);
  2226. }
  2227. return retval;
  2228. }
  2229. #ifdef CONFIG_PM
  2230. static int pch_gbe_suspend(struct device *device)
  2231. {
  2232. struct pci_dev *pdev = to_pci_dev(device);
  2233. return __pch_gbe_suspend(pdev);
  2234. }
  2235. static int pch_gbe_resume(struct device *device)
  2236. {
  2237. struct pci_dev *pdev = to_pci_dev(device);
  2238. struct net_device *netdev = pci_get_drvdata(pdev);
  2239. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2240. struct pch_gbe_hw *hw = &adapter->hw;
  2241. u32 err;
  2242. err = pci_enable_device(pdev);
  2243. if (err) {
  2244. netdev_err(netdev, "Cannot enable PCI device from suspend\n");
  2245. return err;
  2246. }
  2247. pci_set_master(pdev);
  2248. pch_gbe_hal_power_up_phy(hw);
  2249. pch_gbe_reset(adapter);
  2250. /* Clear wake on lan control and status */
  2251. pch_gbe_mac_set_wol_event(hw, 0);
  2252. if (netif_running(netdev))
  2253. pch_gbe_up(adapter);
  2254. netif_device_attach(netdev);
  2255. return 0;
  2256. }
  2257. #endif /* CONFIG_PM */
  2258. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2259. {
  2260. __pch_gbe_suspend(pdev);
  2261. if (system_state == SYSTEM_POWER_OFF) {
  2262. pci_wake_from_d3(pdev, true);
  2263. pci_set_power_state(pdev, PCI_D3hot);
  2264. }
  2265. }
  2266. static void pch_gbe_remove(struct pci_dev *pdev)
  2267. {
  2268. struct net_device *netdev = pci_get_drvdata(pdev);
  2269. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2270. cancel_work_sync(&adapter->reset_task);
  2271. unregister_netdev(netdev);
  2272. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2273. free_netdev(netdev);
  2274. }
  2275. static int pch_gbe_probe(struct pci_dev *pdev,
  2276. const struct pci_device_id *pci_id)
  2277. {
  2278. struct net_device *netdev;
  2279. struct pch_gbe_adapter *adapter;
  2280. int ret;
  2281. ret = pcim_enable_device(pdev);
  2282. if (ret)
  2283. return ret;
  2284. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2285. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2286. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2287. if (ret) {
  2288. ret = pci_set_consistent_dma_mask(pdev,
  2289. DMA_BIT_MASK(32));
  2290. if (ret) {
  2291. dev_err(&pdev->dev, "ERR: No usable DMA "
  2292. "configuration, aborting\n");
  2293. return ret;
  2294. }
  2295. }
  2296. }
  2297. ret = pcim_iomap_regions(pdev, 1 << PCH_GBE_PCI_BAR, pci_name(pdev));
  2298. if (ret) {
  2299. dev_err(&pdev->dev,
  2300. "ERR: Can't reserve PCI I/O and memory resources\n");
  2301. return ret;
  2302. }
  2303. pci_set_master(pdev);
  2304. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2305. if (!netdev)
  2306. return -ENOMEM;
  2307. SET_NETDEV_DEV(netdev, &pdev->dev);
  2308. pci_set_drvdata(pdev, netdev);
  2309. adapter = netdev_priv(netdev);
  2310. adapter->netdev = netdev;
  2311. adapter->pdev = pdev;
  2312. adapter->hw.back = adapter;
  2313. adapter->hw.reg = pcim_iomap_table(pdev)[PCH_GBE_PCI_BAR];
  2314. adapter->pdata = (struct pch_gbe_privdata *)pci_id->driver_data;
  2315. if (adapter->pdata && adapter->pdata->platform_init)
  2316. adapter->pdata->platform_init(pdev);
  2317. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2318. PCI_DEVFN(12, 4));
  2319. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2320. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2321. netif_napi_add(netdev, &adapter->napi,
  2322. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2323. netdev->hw_features = NETIF_F_RXCSUM |
  2324. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2325. netdev->features = netdev->hw_features;
  2326. pch_gbe_set_ethtool_ops(netdev);
  2327. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2328. pch_gbe_mac_reset_hw(&adapter->hw);
  2329. /* setup the private structure */
  2330. ret = pch_gbe_sw_init(adapter);
  2331. if (ret)
  2332. goto err_free_netdev;
  2333. /* Initialize PHY */
  2334. ret = pch_gbe_init_phy(adapter);
  2335. if (ret) {
  2336. dev_err(&pdev->dev, "PHY initialize error\n");
  2337. goto err_free_adapter;
  2338. }
  2339. pch_gbe_hal_get_bus_info(&adapter->hw);
  2340. /* Read the MAC address. and store to the private data */
  2341. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2342. if (ret) {
  2343. dev_err(&pdev->dev, "MAC address Read Error\n");
  2344. goto err_free_adapter;
  2345. }
  2346. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2347. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2348. /*
  2349. * If the MAC is invalid (or just missing), display a warning
  2350. * but do not abort setting up the device. pch_gbe_up will
  2351. * prevent the interface from being brought up until a valid MAC
  2352. * is set.
  2353. */
  2354. dev_err(&pdev->dev, "Invalid MAC address, "
  2355. "interface disabled.\n");
  2356. }
  2357. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2358. (unsigned long)adapter);
  2359. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2360. pch_gbe_check_options(adapter);
  2361. /* initialize the wol settings based on the eeprom settings */
  2362. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2363. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2364. /* reset the hardware with the new settings */
  2365. pch_gbe_reset(adapter);
  2366. ret = register_netdev(netdev);
  2367. if (ret)
  2368. goto err_free_adapter;
  2369. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2370. netif_carrier_off(netdev);
  2371. netif_stop_queue(netdev);
  2372. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2373. /* Disable hibernation on certain platforms */
  2374. if (adapter->pdata && adapter->pdata->phy_disable_hibernate)
  2375. pch_gbe_phy_disable_hibernate(&adapter->hw);
  2376. device_set_wakeup_enable(&pdev->dev, 1);
  2377. return 0;
  2378. err_free_adapter:
  2379. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2380. err_free_netdev:
  2381. free_netdev(netdev);
  2382. return ret;
  2383. }
  2384. /* The AR803X PHY on the MinnowBoard requires a physical pin to be toggled to
  2385. * ensure it is awake for probe and init. Request the line and reset the PHY.
  2386. */
  2387. static int pch_gbe_minnow_platform_init(struct pci_dev *pdev)
  2388. {
  2389. unsigned long flags = GPIOF_DIR_OUT | GPIOF_INIT_HIGH | GPIOF_EXPORT;
  2390. unsigned gpio = MINNOW_PHY_RESET_GPIO;
  2391. int ret;
  2392. ret = devm_gpio_request_one(&pdev->dev, gpio, flags,
  2393. "minnow_phy_reset");
  2394. if (ret) {
  2395. dev_err(&pdev->dev,
  2396. "ERR: Can't request PHY reset GPIO line '%d'\n", gpio);
  2397. return ret;
  2398. }
  2399. gpio_set_value(gpio, 0);
  2400. usleep_range(1250, 1500);
  2401. gpio_set_value(gpio, 1);
  2402. usleep_range(1250, 1500);
  2403. return ret;
  2404. }
  2405. static struct pch_gbe_privdata pch_gbe_minnow_privdata = {
  2406. .phy_tx_clk_delay = true,
  2407. .phy_disable_hibernate = true,
  2408. .platform_init = pch_gbe_minnow_platform_init,
  2409. };
  2410. static const struct pci_device_id pch_gbe_pcidev_id[] = {
  2411. {.vendor = PCI_VENDOR_ID_INTEL,
  2412. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2413. .subvendor = PCI_VENDOR_ID_CIRCUITCO,
  2414. .subdevice = PCI_SUBSYSTEM_ID_CIRCUITCO_MINNOWBOARD,
  2415. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2416. .class_mask = (0xFFFF00),
  2417. .driver_data = (kernel_ulong_t)&pch_gbe_minnow_privdata
  2418. },
  2419. {.vendor = PCI_VENDOR_ID_INTEL,
  2420. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2421. .subvendor = PCI_ANY_ID,
  2422. .subdevice = PCI_ANY_ID,
  2423. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2424. .class_mask = (0xFFFF00)
  2425. },
  2426. {.vendor = PCI_VENDOR_ID_ROHM,
  2427. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2428. .subvendor = PCI_ANY_ID,
  2429. .subdevice = PCI_ANY_ID,
  2430. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2431. .class_mask = (0xFFFF00)
  2432. },
  2433. {.vendor = PCI_VENDOR_ID_ROHM,
  2434. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2435. .subvendor = PCI_ANY_ID,
  2436. .subdevice = PCI_ANY_ID,
  2437. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2438. .class_mask = (0xFFFF00)
  2439. },
  2440. /* required last entry */
  2441. {0}
  2442. };
  2443. #ifdef CONFIG_PM
  2444. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2445. .suspend = pch_gbe_suspend,
  2446. .resume = pch_gbe_resume,
  2447. .freeze = pch_gbe_suspend,
  2448. .thaw = pch_gbe_resume,
  2449. .poweroff = pch_gbe_suspend,
  2450. .restore = pch_gbe_resume,
  2451. };
  2452. #endif
  2453. static const struct pci_error_handlers pch_gbe_err_handler = {
  2454. .error_detected = pch_gbe_io_error_detected,
  2455. .slot_reset = pch_gbe_io_slot_reset,
  2456. .resume = pch_gbe_io_resume
  2457. };
  2458. static struct pci_driver pch_gbe_driver = {
  2459. .name = KBUILD_MODNAME,
  2460. .id_table = pch_gbe_pcidev_id,
  2461. .probe = pch_gbe_probe,
  2462. .remove = pch_gbe_remove,
  2463. #ifdef CONFIG_PM
  2464. .driver.pm = &pch_gbe_pm_ops,
  2465. #endif
  2466. .shutdown = pch_gbe_shutdown,
  2467. .err_handler = &pch_gbe_err_handler
  2468. };
  2469. static int __init pch_gbe_init_module(void)
  2470. {
  2471. int ret;
  2472. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2473. ret = pci_register_driver(&pch_gbe_driver);
  2474. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2475. if (copybreak == 0) {
  2476. pr_info("copybreak disabled\n");
  2477. } else {
  2478. pr_info("copybreak enabled for packets <= %u bytes\n",
  2479. copybreak);
  2480. }
  2481. }
  2482. return ret;
  2483. }
  2484. static void __exit pch_gbe_exit_module(void)
  2485. {
  2486. pci_unregister_driver(&pch_gbe_driver);
  2487. }
  2488. module_init(pch_gbe_init_module);
  2489. module_exit(pch_gbe_exit_module);
  2490. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2491. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2492. MODULE_LICENSE("GPL");
  2493. MODULE_VERSION(DRV_VERSION);
  2494. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2495. module_param(copybreak, uint, 0644);
  2496. MODULE_PARM_DESC(copybreak,
  2497. "Maximum size of packet that is copied to a new buffer on receive");
  2498. /* pch_gbe_main.c */