tlv320dac33.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/gpio.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/slab.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/initval.h>
  38. #include <sound/tlv.h>
  39. #include <sound/tlv320dac33-plat.h>
  40. #include "tlv320dac33.h"
  41. /*
  42. * The internal FIFO is 24576 bytes long
  43. * It can be configured to hold 16bit or 24bit samples
  44. * In 16bit configuration the FIFO can hold 6144 stereo samples
  45. * In 24bit configuration the FIFO can hold 4096 stereo samples
  46. */
  47. #define DAC33_FIFO_SIZE_16BIT 6144
  48. #define DAC33_FIFO_SIZE_24BIT 4096
  49. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  50. #define BURST_BASEFREQ_HZ 49152000
  51. #define SAMPLES_TO_US(rate, samples) \
  52. (1000000000 / (((rate) * 1000) / (samples)))
  53. #define US_TO_SAMPLES(rate, us) \
  54. ((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
  55. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  56. (((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
  57. static void dac33_calculate_times(struct snd_pcm_substream *substream,
  58. struct snd_soc_codec *codec);
  59. static int dac33_prepare_chip(struct snd_pcm_substream *substream,
  60. struct snd_soc_codec *codec);
  61. enum dac33_state {
  62. DAC33_IDLE = 0,
  63. DAC33_PREFILL,
  64. DAC33_PLAYBACK,
  65. DAC33_FLUSH,
  66. };
  67. enum dac33_fifo_modes {
  68. DAC33_FIFO_BYPASS = 0,
  69. DAC33_FIFO_MODE1,
  70. DAC33_FIFO_MODE7,
  71. DAC33_FIFO_LAST_MODE,
  72. };
  73. #define DAC33_NUM_SUPPLIES 3
  74. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  75. "AVDD",
  76. "DVDD",
  77. "IOVDD",
  78. };
  79. struct tlv320dac33_priv {
  80. struct mutex mutex;
  81. struct workqueue_struct *dac33_wq;
  82. struct work_struct work;
  83. struct snd_soc_codec *codec;
  84. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  85. struct snd_pcm_substream *substream;
  86. int power_gpio;
  87. int chip_power;
  88. int irq;
  89. unsigned int refclk;
  90. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  91. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  92. unsigned int fifo_size; /* Size of the FIFO in samples */
  93. unsigned int nsample; /* burst read amount from host */
  94. int mode1_latency; /* latency caused by the i2c writes in
  95. * us */
  96. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  97. unsigned int burst_rate; /* Interface speed in Burst modes */
  98. int keep_bclk; /* Keep the BCLK continuously running
  99. * in FIFO modes */
  100. spinlock_t lock;
  101. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  102. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  103. unsigned int mode1_us_burst; /* Time to burst read n number of
  104. * samples */
  105. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  106. unsigned int uthr;
  107. enum dac33_state state;
  108. void *control_data;
  109. };
  110. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  111. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  122. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  123. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  125. 0x00, 0x00, /* 0x38 - 0x39 */
  126. /* Registers 0x3a - 0x3f are reserved */
  127. 0x00, 0x00, /* 0x3a - 0x3b */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  130. 0x00, 0x80, /* 0x44 - 0x45 */
  131. /* Registers 0x46 - 0x47 are reserved */
  132. 0x80, 0x80, /* 0x46 - 0x47 */
  133. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  134. /* Registers 0x4b - 0x7c are reserved */
  135. 0x00, /* 0x4b */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  148. 0x00, /* 0x7c */
  149. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  150. };
  151. /* Register read and write */
  152. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  153. unsigned reg)
  154. {
  155. u8 *cache = codec->reg_cache;
  156. if (reg >= DAC33_CACHEREGNUM)
  157. return 0;
  158. return cache[reg];
  159. }
  160. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= DAC33_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  169. u8 *value)
  170. {
  171. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  172. int val, ret = 0;
  173. *value = reg & 0xff;
  174. /* If powered off, return the cached value */
  175. if (dac33->chip_power) {
  176. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  177. if (val < 0) {
  178. dev_err(codec->dev, "Read failed (%d)\n", val);
  179. value[0] = dac33_read_reg_cache(codec, reg);
  180. ret = val;
  181. } else {
  182. value[0] = val;
  183. dac33_write_reg_cache(codec, reg, val);
  184. }
  185. } else {
  186. value[0] = dac33_read_reg_cache(codec, reg);
  187. }
  188. return ret;
  189. }
  190. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  191. unsigned int value)
  192. {
  193. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  194. u8 data[2];
  195. int ret = 0;
  196. /*
  197. * data is
  198. * D15..D8 dac33 register offset
  199. * D7...D0 register data
  200. */
  201. data[0] = reg & 0xff;
  202. data[1] = value & 0xff;
  203. dac33_write_reg_cache(codec, data[0], data[1]);
  204. if (dac33->chip_power) {
  205. ret = codec->hw_write(codec->control_data, data, 2);
  206. if (ret != 2)
  207. dev_err(codec->dev, "Write failed (%d)\n", ret);
  208. else
  209. ret = 0;
  210. }
  211. return ret;
  212. }
  213. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  214. unsigned int value)
  215. {
  216. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  217. int ret;
  218. mutex_lock(&dac33->mutex);
  219. ret = dac33_write(codec, reg, value);
  220. mutex_unlock(&dac33->mutex);
  221. return ret;
  222. }
  223. #define DAC33_I2C_ADDR_AUTOINC 0x80
  224. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  225. unsigned int value)
  226. {
  227. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  228. u8 data[3];
  229. int ret = 0;
  230. /*
  231. * data is
  232. * D23..D16 dac33 register offset
  233. * D15..D8 register data MSB
  234. * D7...D0 register data LSB
  235. */
  236. data[0] = reg & 0xff;
  237. data[1] = (value >> 8) & 0xff;
  238. data[2] = value & 0xff;
  239. dac33_write_reg_cache(codec, data[0], data[1]);
  240. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  241. if (dac33->chip_power) {
  242. /* We need to set autoincrement mode for 16 bit writes */
  243. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  244. ret = codec->hw_write(codec->control_data, data, 3);
  245. if (ret != 3)
  246. dev_err(codec->dev, "Write failed (%d)\n", ret);
  247. else
  248. ret = 0;
  249. }
  250. return ret;
  251. }
  252. static void dac33_init_chip(struct snd_soc_codec *codec)
  253. {
  254. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  255. if (unlikely(!dac33->chip_power))
  256. return;
  257. /* A : DAC sample rate Fsref/1.5 */
  258. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  259. /* B : DAC src=normal, not muted */
  260. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  261. DAC33_DACSRCL_LEFT);
  262. /* C : (defaults) */
  263. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  264. /* 73 : volume soft stepping control,
  265. clock source = internal osc (?) */
  266. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  267. /* Restore only selected registers (gains mostly) */
  268. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  269. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  270. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  271. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  272. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  273. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  274. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  275. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  276. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  277. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  278. dac33_write(codec, DAC33_LDAC_PWR_CTRL,
  279. dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
  280. dac33_write(codec, DAC33_RDAC_PWR_CTRL,
  281. dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
  282. }
  283. static inline int dac33_read_id(struct snd_soc_codec *codec)
  284. {
  285. int i, ret = 0;
  286. u8 reg;
  287. for (i = 0; i < 3; i++) {
  288. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  289. if (ret < 0)
  290. break;
  291. }
  292. return ret;
  293. }
  294. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  295. {
  296. u8 reg;
  297. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  298. if (power)
  299. reg |= DAC33_PDNALLB;
  300. else
  301. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  302. DAC33_DACRPDNB | DAC33_DACLPDNB);
  303. dac33_write(codec, DAC33_PWR_CTRL, reg);
  304. }
  305. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  306. {
  307. u8 reg;
  308. /* Stop the DAI clock */
  309. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  310. reg &= ~DAC33_BCLKON;
  311. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  312. /* Power down the Oscillator, and DACs */
  313. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  314. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  315. dac33_write(codec, DAC33_PWR_CTRL, reg);
  316. }
  317. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  318. {
  319. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  320. int ret = 0;
  321. mutex_lock(&dac33->mutex);
  322. /* Safety check */
  323. if (unlikely(power == dac33->chip_power)) {
  324. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  325. power ? "ON" : "OFF");
  326. goto exit;
  327. }
  328. if (power) {
  329. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  330. dac33->supplies);
  331. if (ret != 0) {
  332. dev_err(codec->dev,
  333. "Failed to enable supplies: %d\n", ret);
  334. goto exit;
  335. }
  336. if (dac33->power_gpio >= 0)
  337. gpio_set_value(dac33->power_gpio, 1);
  338. dac33->chip_power = 1;
  339. } else {
  340. dac33_soft_power(codec, 0);
  341. if (dac33->power_gpio >= 0)
  342. gpio_set_value(dac33->power_gpio, 0);
  343. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  344. dac33->supplies);
  345. if (ret != 0) {
  346. dev_err(codec->dev,
  347. "Failed to disable supplies: %d\n", ret);
  348. goto exit;
  349. }
  350. dac33->chip_power = 0;
  351. }
  352. exit:
  353. mutex_unlock(&dac33->mutex);
  354. return ret;
  355. }
  356. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  357. struct snd_kcontrol *kcontrol, int event)
  358. {
  359. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  360. switch (event) {
  361. case SND_SOC_DAPM_PRE_PMU:
  362. if (likely(dac33->substream)) {
  363. dac33_calculate_times(dac33->substream, w->codec);
  364. dac33_prepare_chip(dac33->substream, w->codec);
  365. }
  366. break;
  367. case SND_SOC_DAPM_POST_PMD:
  368. dac33_disable_digital(w->codec);
  369. break;
  370. }
  371. return 0;
  372. }
  373. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  377. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  378. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  379. return 0;
  380. }
  381. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  382. struct snd_ctl_elem_value *ucontrol)
  383. {
  384. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  385. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  386. int ret = 0;
  387. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  388. return 0;
  389. /* Do not allow changes while stream is running*/
  390. if (snd_soc_codec_is_active(codec))
  391. return -EPERM;
  392. if (ucontrol->value.integer.value[0] < 0 ||
  393. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  394. ret = -EINVAL;
  395. else
  396. dac33->fifo_mode = ucontrol->value.integer.value[0];
  397. return ret;
  398. }
  399. /* Codec operation modes */
  400. static const char *dac33_fifo_mode_texts[] = {
  401. "Bypass", "Mode 1", "Mode 7"
  402. };
  403. static SOC_ENUM_SINGLE_EXT_DECL(dac33_fifo_mode_enum, dac33_fifo_mode_texts);
  404. /* L/R Line Output Gain */
  405. static const char *lr_lineout_gain_texts[] = {
  406. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  407. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  408. };
  409. static SOC_ENUM_SINGLE_DECL(l_lineout_gain_enum,
  410. DAC33_LDAC_PWR_CTRL, 0,
  411. lr_lineout_gain_texts);
  412. static SOC_ENUM_SINGLE_DECL(r_lineout_gain_enum,
  413. DAC33_RDAC_PWR_CTRL, 0,
  414. lr_lineout_gain_texts);
  415. /*
  416. * DACL/R digital volume control:
  417. * from 0 dB to -63.5 in 0.5 dB steps
  418. * Need to be inverted later on:
  419. * 0x00 == 0 dB
  420. * 0x7f == -63.5 dB
  421. */
  422. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  423. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  424. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  425. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  426. 0, 0x7f, 1, dac_digivol_tlv),
  427. SOC_DOUBLE_R("DAC Digital Playback Switch",
  428. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  429. SOC_DOUBLE_R("Line to Line Out Volume",
  430. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  431. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  432. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  433. };
  434. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  435. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  436. dac33_get_fifo_mode, dac33_set_fifo_mode),
  437. };
  438. /* Analog bypass */
  439. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  440. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  441. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  442. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  443. /* LOP L/R invert selection */
  444. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  445. static SOC_ENUM_SINGLE_DECL(dac33_left_lom_enum,
  446. DAC33_OUT_AMP_CTRL, 3,
  447. dac33_lr_lom_texts);
  448. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  449. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  450. static SOC_ENUM_SINGLE_DECL(dac33_right_lom_enum,
  451. DAC33_OUT_AMP_CTRL, 2,
  452. dac33_lr_lom_texts);
  453. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  454. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  455. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  456. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  457. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  458. SND_SOC_DAPM_INPUT("LINEL"),
  459. SND_SOC_DAPM_INPUT("LINER"),
  460. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  461. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  462. /* Analog bypass */
  463. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  464. &dac33_dapm_abypassl_control),
  465. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  466. &dac33_dapm_abypassr_control),
  467. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  468. &dac33_dapm_left_lom_control),
  469. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  470. &dac33_dapm_right_lom_control),
  471. /*
  472. * For DAPM path, when only the anlog bypass path is enabled, and the
  473. * LOP inverted from the corresponding DAC side.
  474. * This is needed, so we can attach the DAC power supply in this case.
  475. */
  476. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  477. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  478. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  479. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  480. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  481. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  482. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  483. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  484. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  485. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  486. SND_SOC_DAPM_SUPPLY("Codec Power",
  487. DAC33_PWR_CTRL, 4, 0, NULL, 0),
  488. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  489. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  490. };
  491. static const struct snd_soc_dapm_route audio_map[] = {
  492. /* Analog bypass */
  493. {"Analog Left Bypass", "Switch", "LINEL"},
  494. {"Analog Right Bypass", "Switch", "LINER"},
  495. {"Output Left Amplifier", NULL, "DACL"},
  496. {"Output Right Amplifier", NULL, "DACR"},
  497. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  498. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  499. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  500. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  501. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  502. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  503. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  504. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  505. {"DACL", NULL, "Left DAC Power"},
  506. {"DACR", NULL, "Right DAC Power"},
  507. {"Left Bypass PGA", NULL, "Left DAC Power"},
  508. {"Right Bypass PGA", NULL, "Right DAC Power"},
  509. /* output */
  510. {"LEFT_LO", NULL, "Output Left Amplifier"},
  511. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  512. {"LEFT_LO", NULL, "Codec Power"},
  513. {"RIGHT_LO", NULL, "Codec Power"},
  514. };
  515. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  516. enum snd_soc_bias_level level)
  517. {
  518. int ret;
  519. switch (level) {
  520. case SND_SOC_BIAS_ON:
  521. break;
  522. case SND_SOC_BIAS_PREPARE:
  523. break;
  524. case SND_SOC_BIAS_STANDBY:
  525. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  526. /* Coming from OFF, switch on the codec */
  527. ret = dac33_hard_power(codec, 1);
  528. if (ret != 0)
  529. return ret;
  530. dac33_init_chip(codec);
  531. }
  532. break;
  533. case SND_SOC_BIAS_OFF:
  534. /* Do not power off, when the codec is already off */
  535. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  536. return 0;
  537. ret = dac33_hard_power(codec, 0);
  538. if (ret != 0)
  539. return ret;
  540. break;
  541. }
  542. codec->dapm.bias_level = level;
  543. return 0;
  544. }
  545. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  546. {
  547. struct snd_soc_codec *codec = dac33->codec;
  548. unsigned int delay;
  549. unsigned long flags;
  550. switch (dac33->fifo_mode) {
  551. case DAC33_FIFO_MODE1:
  552. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  553. DAC33_THRREG(dac33->nsample));
  554. /* Take the timestamps */
  555. spin_lock_irqsave(&dac33->lock, flags);
  556. dac33->t_stamp2 = ktime_to_us(ktime_get());
  557. dac33->t_stamp1 = dac33->t_stamp2;
  558. spin_unlock_irqrestore(&dac33->lock, flags);
  559. dac33_write16(codec, DAC33_PREFILL_MSB,
  560. DAC33_THRREG(dac33->alarm_threshold));
  561. /* Enable Alarm Threshold IRQ with a delay */
  562. delay = SAMPLES_TO_US(dac33->burst_rate,
  563. dac33->alarm_threshold) + 1000;
  564. usleep_range(delay, delay + 500);
  565. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  566. break;
  567. case DAC33_FIFO_MODE7:
  568. /* Take the timestamp */
  569. spin_lock_irqsave(&dac33->lock, flags);
  570. dac33->t_stamp1 = ktime_to_us(ktime_get());
  571. /* Move back the timestamp with drain time */
  572. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  573. spin_unlock_irqrestore(&dac33->lock, flags);
  574. dac33_write16(codec, DAC33_PREFILL_MSB,
  575. DAC33_THRREG(DAC33_MODE7_MARGIN));
  576. /* Enable Upper Threshold IRQ */
  577. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  578. break;
  579. default:
  580. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  581. dac33->fifo_mode);
  582. break;
  583. }
  584. }
  585. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  586. {
  587. struct snd_soc_codec *codec = dac33->codec;
  588. unsigned long flags;
  589. switch (dac33->fifo_mode) {
  590. case DAC33_FIFO_MODE1:
  591. /* Take the timestamp */
  592. spin_lock_irqsave(&dac33->lock, flags);
  593. dac33->t_stamp2 = ktime_to_us(ktime_get());
  594. spin_unlock_irqrestore(&dac33->lock, flags);
  595. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  596. DAC33_THRREG(dac33->nsample));
  597. break;
  598. case DAC33_FIFO_MODE7:
  599. /* At the moment we are not using interrupts in mode7 */
  600. break;
  601. default:
  602. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  603. dac33->fifo_mode);
  604. break;
  605. }
  606. }
  607. static void dac33_work(struct work_struct *work)
  608. {
  609. struct snd_soc_codec *codec;
  610. struct tlv320dac33_priv *dac33;
  611. u8 reg;
  612. dac33 = container_of(work, struct tlv320dac33_priv, work);
  613. codec = dac33->codec;
  614. mutex_lock(&dac33->mutex);
  615. switch (dac33->state) {
  616. case DAC33_PREFILL:
  617. dac33->state = DAC33_PLAYBACK;
  618. dac33_prefill_handler(dac33);
  619. break;
  620. case DAC33_PLAYBACK:
  621. dac33_playback_handler(dac33);
  622. break;
  623. case DAC33_IDLE:
  624. break;
  625. case DAC33_FLUSH:
  626. dac33->state = DAC33_IDLE;
  627. /* Mask all interrupts from dac33 */
  628. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  629. /* flush fifo */
  630. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  631. reg |= DAC33_FIFOFLUSH;
  632. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  633. break;
  634. }
  635. mutex_unlock(&dac33->mutex);
  636. }
  637. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  638. {
  639. struct snd_soc_codec *codec = dev;
  640. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  641. unsigned long flags;
  642. spin_lock_irqsave(&dac33->lock, flags);
  643. dac33->t_stamp1 = ktime_to_us(ktime_get());
  644. spin_unlock_irqrestore(&dac33->lock, flags);
  645. /* Do not schedule the workqueue in Mode7 */
  646. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  647. queue_work(dac33->dac33_wq, &dac33->work);
  648. return IRQ_HANDLED;
  649. }
  650. static void dac33_oscwait(struct snd_soc_codec *codec)
  651. {
  652. int timeout = 60;
  653. u8 reg;
  654. do {
  655. usleep_range(1000, 2000);
  656. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  657. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  658. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  659. dev_err(codec->dev,
  660. "internal oscillator calibration failed\n");
  661. }
  662. static int dac33_startup(struct snd_pcm_substream *substream,
  663. struct snd_soc_dai *dai)
  664. {
  665. struct snd_soc_codec *codec = dai->codec;
  666. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  667. /* Stream started, save the substream pointer */
  668. dac33->substream = substream;
  669. return 0;
  670. }
  671. static void dac33_shutdown(struct snd_pcm_substream *substream,
  672. struct snd_soc_dai *dai)
  673. {
  674. struct snd_soc_codec *codec = dai->codec;
  675. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  676. dac33->substream = NULL;
  677. }
  678. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  679. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  680. static int dac33_hw_params(struct snd_pcm_substream *substream,
  681. struct snd_pcm_hw_params *params,
  682. struct snd_soc_dai *dai)
  683. {
  684. struct snd_soc_codec *codec = dai->codec;
  685. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  686. /* Check parameters for validity */
  687. switch (params_rate(params)) {
  688. case 44100:
  689. case 48000:
  690. break;
  691. default:
  692. dev_err(codec->dev, "unsupported rate %d\n",
  693. params_rate(params));
  694. return -EINVAL;
  695. }
  696. switch (params_width(params)) {
  697. case 16:
  698. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  699. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  700. break;
  701. case 32:
  702. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  703. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  704. break;
  705. default:
  706. dev_err(codec->dev, "unsupported width %d\n",
  707. params_width(params));
  708. return -EINVAL;
  709. }
  710. return 0;
  711. }
  712. #define CALC_OSCSET(rate, refclk) ( \
  713. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  714. #define CALC_RATIOSET(rate, refclk) ( \
  715. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  716. /*
  717. * tlv320dac33 is strict on the sequence of the register writes, if the register
  718. * writes happens in different order, than dac33 might end up in unknown state.
  719. * Use the known, working sequence of register writes to initialize the dac33.
  720. */
  721. static int dac33_prepare_chip(struct snd_pcm_substream *substream,
  722. struct snd_soc_codec *codec)
  723. {
  724. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  725. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  726. u8 aictrl_a, aictrl_b, fifoctrl_a;
  727. switch (substream->runtime->rate) {
  728. case 44100:
  729. case 48000:
  730. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  731. ratioset = CALC_RATIOSET(substream->runtime->rate,
  732. dac33->refclk);
  733. break;
  734. default:
  735. dev_err(codec->dev, "unsupported rate %d\n",
  736. substream->runtime->rate);
  737. return -EINVAL;
  738. }
  739. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  740. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  741. /* Read FIFO control A, and clear FIFO flush bit */
  742. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  743. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  744. fifoctrl_a &= ~DAC33_WIDTH;
  745. switch (substream->runtime->format) {
  746. case SNDRV_PCM_FORMAT_S16_LE:
  747. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  748. fifoctrl_a |= DAC33_WIDTH;
  749. break;
  750. case SNDRV_PCM_FORMAT_S32_LE:
  751. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  752. break;
  753. default:
  754. dev_err(codec->dev, "unsupported format %d\n",
  755. substream->runtime->format);
  756. return -EINVAL;
  757. }
  758. mutex_lock(&dac33->mutex);
  759. if (!dac33->chip_power) {
  760. /*
  761. * Chip is not powered yet.
  762. * Do the init in the dac33_set_bias_level later.
  763. */
  764. mutex_unlock(&dac33->mutex);
  765. return 0;
  766. }
  767. dac33_soft_power(codec, 0);
  768. dac33_soft_power(codec, 1);
  769. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  770. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  771. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  772. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  773. /* OSC calibration time */
  774. dac33_write(codec, DAC33_CALIB_TIME, 96);
  775. /* adjustment treshold & step */
  776. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  777. DAC33_ADJSTEP(1));
  778. /* div=4 / gain=1 / div */
  779. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  780. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  781. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  782. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  783. dac33_oscwait(codec);
  784. if (dac33->fifo_mode) {
  785. /* Generic for all FIFO modes */
  786. /* 50-51 : ASRC Control registers */
  787. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  788. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  789. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  790. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  791. /* Set interrupts to high active */
  792. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  793. } else {
  794. /* FIFO bypass mode */
  795. /* 50-51 : ASRC Control registers */
  796. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  797. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  798. }
  799. /* Interrupt behaviour configuration */
  800. switch (dac33->fifo_mode) {
  801. case DAC33_FIFO_MODE1:
  802. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  803. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  804. break;
  805. case DAC33_FIFO_MODE7:
  806. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  807. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  808. break;
  809. default:
  810. /* in FIFO bypass mode, the interrupts are not used */
  811. break;
  812. }
  813. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  814. switch (dac33->fifo_mode) {
  815. case DAC33_FIFO_MODE1:
  816. /*
  817. * For mode1:
  818. * Disable the FIFO bypass (Enable the use of FIFO)
  819. * Select nSample mode
  820. * BCLK is only running when data is needed by DAC33
  821. */
  822. fifoctrl_a &= ~DAC33_FBYPAS;
  823. fifoctrl_a &= ~DAC33_FAUTO;
  824. if (dac33->keep_bclk)
  825. aictrl_b |= DAC33_BCLKON;
  826. else
  827. aictrl_b &= ~DAC33_BCLKON;
  828. break;
  829. case DAC33_FIFO_MODE7:
  830. /*
  831. * For mode1:
  832. * Disable the FIFO bypass (Enable the use of FIFO)
  833. * Select Threshold mode
  834. * BCLK is only running when data is needed by DAC33
  835. */
  836. fifoctrl_a &= ~DAC33_FBYPAS;
  837. fifoctrl_a |= DAC33_FAUTO;
  838. if (dac33->keep_bclk)
  839. aictrl_b |= DAC33_BCLKON;
  840. else
  841. aictrl_b &= ~DAC33_BCLKON;
  842. break;
  843. default:
  844. /*
  845. * For FIFO bypass mode:
  846. * Enable the FIFO bypass (Disable the FIFO use)
  847. * Set the BCLK as continuous
  848. */
  849. fifoctrl_a |= DAC33_FBYPAS;
  850. aictrl_b |= DAC33_BCLKON;
  851. break;
  852. }
  853. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  854. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  855. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  856. /*
  857. * BCLK divide ratio
  858. * 0: 1.5
  859. * 1: 1
  860. * 2: 2
  861. * ...
  862. * 254: 254
  863. * 255: 255
  864. */
  865. if (dac33->fifo_mode)
  866. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  867. dac33->burst_bclkdiv);
  868. else
  869. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  870. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  871. else
  872. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  873. switch (dac33->fifo_mode) {
  874. case DAC33_FIFO_MODE1:
  875. dac33_write16(codec, DAC33_ATHR_MSB,
  876. DAC33_THRREG(dac33->alarm_threshold));
  877. break;
  878. case DAC33_FIFO_MODE7:
  879. /*
  880. * Configure the threshold levels, and leave 10 sample space
  881. * at the bottom, and also at the top of the FIFO
  882. */
  883. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  884. dac33_write16(codec, DAC33_LTHR_MSB,
  885. DAC33_THRREG(DAC33_MODE7_MARGIN));
  886. break;
  887. default:
  888. break;
  889. }
  890. mutex_unlock(&dac33->mutex);
  891. return 0;
  892. }
  893. static void dac33_calculate_times(struct snd_pcm_substream *substream,
  894. struct snd_soc_codec *codec)
  895. {
  896. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  897. unsigned int period_size = substream->runtime->period_size;
  898. unsigned int rate = substream->runtime->rate;
  899. unsigned int nsample_limit;
  900. /* In bypass mode we don't need to calculate */
  901. if (!dac33->fifo_mode)
  902. return;
  903. switch (dac33->fifo_mode) {
  904. case DAC33_FIFO_MODE1:
  905. /* Number of samples under i2c latency */
  906. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  907. dac33->mode1_latency);
  908. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  909. if (period_size <= dac33->alarm_threshold)
  910. /*
  911. * Configure nSamaple to number of periods,
  912. * which covers the latency requironment.
  913. */
  914. dac33->nsample = period_size *
  915. ((dac33->alarm_threshold / period_size) +
  916. (dac33->alarm_threshold % period_size ?
  917. 1 : 0));
  918. else if (period_size > nsample_limit)
  919. dac33->nsample = nsample_limit;
  920. else
  921. dac33->nsample = period_size;
  922. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  923. dac33->nsample);
  924. dac33->t_stamp1 = 0;
  925. dac33->t_stamp2 = 0;
  926. break;
  927. case DAC33_FIFO_MODE7:
  928. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  929. dac33->burst_rate) + 9;
  930. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  931. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  932. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  933. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  934. dac33->mode7_us_to_lthr =
  935. SAMPLES_TO_US(substream->runtime->rate,
  936. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  937. dac33->t_stamp1 = 0;
  938. break;
  939. default:
  940. break;
  941. }
  942. }
  943. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  944. struct snd_soc_dai *dai)
  945. {
  946. struct snd_soc_codec *codec = dai->codec;
  947. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  948. int ret = 0;
  949. switch (cmd) {
  950. case SNDRV_PCM_TRIGGER_START:
  951. case SNDRV_PCM_TRIGGER_RESUME:
  952. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  953. if (dac33->fifo_mode) {
  954. dac33->state = DAC33_PREFILL;
  955. queue_work(dac33->dac33_wq, &dac33->work);
  956. }
  957. break;
  958. case SNDRV_PCM_TRIGGER_STOP:
  959. case SNDRV_PCM_TRIGGER_SUSPEND:
  960. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  961. if (dac33->fifo_mode) {
  962. dac33->state = DAC33_FLUSH;
  963. queue_work(dac33->dac33_wq, &dac33->work);
  964. }
  965. break;
  966. default:
  967. ret = -EINVAL;
  968. }
  969. return ret;
  970. }
  971. static snd_pcm_sframes_t dac33_dai_delay(
  972. struct snd_pcm_substream *substream,
  973. struct snd_soc_dai *dai)
  974. {
  975. struct snd_soc_codec *codec = dai->codec;
  976. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  977. unsigned long long t0, t1, t_now;
  978. unsigned int time_delta, uthr;
  979. int samples_out, samples_in, samples;
  980. snd_pcm_sframes_t delay = 0;
  981. unsigned long flags;
  982. switch (dac33->fifo_mode) {
  983. case DAC33_FIFO_BYPASS:
  984. break;
  985. case DAC33_FIFO_MODE1:
  986. spin_lock_irqsave(&dac33->lock, flags);
  987. t0 = dac33->t_stamp1;
  988. t1 = dac33->t_stamp2;
  989. spin_unlock_irqrestore(&dac33->lock, flags);
  990. t_now = ktime_to_us(ktime_get());
  991. /* We have not started to fill the FIFO yet, delay is 0 */
  992. if (!t1)
  993. goto out;
  994. if (t0 > t1) {
  995. /*
  996. * Phase 1:
  997. * After Alarm threshold, and before nSample write
  998. */
  999. time_delta = t_now - t0;
  1000. samples_out = time_delta ? US_TO_SAMPLES(
  1001. substream->runtime->rate,
  1002. time_delta) : 0;
  1003. if (likely(dac33->alarm_threshold > samples_out))
  1004. delay = dac33->alarm_threshold - samples_out;
  1005. else
  1006. delay = 0;
  1007. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1008. /*
  1009. * Phase 2:
  1010. * After nSample write (during burst operation)
  1011. */
  1012. time_delta = t_now - t0;
  1013. samples_out = time_delta ? US_TO_SAMPLES(
  1014. substream->runtime->rate,
  1015. time_delta) : 0;
  1016. time_delta = t_now - t1;
  1017. samples_in = time_delta ? US_TO_SAMPLES(
  1018. dac33->burst_rate,
  1019. time_delta) : 0;
  1020. samples = dac33->alarm_threshold;
  1021. samples += (samples_in - samples_out);
  1022. if (likely(samples > 0))
  1023. delay = samples;
  1024. else
  1025. delay = 0;
  1026. } else {
  1027. /*
  1028. * Phase 3:
  1029. * After burst operation, before next alarm threshold
  1030. */
  1031. time_delta = t_now - t0;
  1032. samples_out = time_delta ? US_TO_SAMPLES(
  1033. substream->runtime->rate,
  1034. time_delta) : 0;
  1035. samples_in = dac33->nsample;
  1036. samples = dac33->alarm_threshold;
  1037. samples += (samples_in - samples_out);
  1038. if (likely(samples > 0))
  1039. delay = samples > dac33->fifo_size ?
  1040. dac33->fifo_size : samples;
  1041. else
  1042. delay = 0;
  1043. }
  1044. break;
  1045. case DAC33_FIFO_MODE7:
  1046. spin_lock_irqsave(&dac33->lock, flags);
  1047. t0 = dac33->t_stamp1;
  1048. uthr = dac33->uthr;
  1049. spin_unlock_irqrestore(&dac33->lock, flags);
  1050. t_now = ktime_to_us(ktime_get());
  1051. /* We have not started to fill the FIFO yet, delay is 0 */
  1052. if (!t0)
  1053. goto out;
  1054. if (t_now <= t0) {
  1055. /*
  1056. * Either the timestamps are messed or equal. Report
  1057. * maximum delay
  1058. */
  1059. delay = uthr;
  1060. goto out;
  1061. }
  1062. time_delta = t_now - t0;
  1063. if (time_delta <= dac33->mode7_us_to_lthr) {
  1064. /*
  1065. * Phase 1:
  1066. * After burst (draining phase)
  1067. */
  1068. samples_out = US_TO_SAMPLES(
  1069. substream->runtime->rate,
  1070. time_delta);
  1071. if (likely(uthr > samples_out))
  1072. delay = uthr - samples_out;
  1073. else
  1074. delay = 0;
  1075. } else {
  1076. /*
  1077. * Phase 2:
  1078. * During burst operation
  1079. */
  1080. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1081. samples_out = US_TO_SAMPLES(
  1082. substream->runtime->rate,
  1083. time_delta);
  1084. samples_in = US_TO_SAMPLES(
  1085. dac33->burst_rate,
  1086. time_delta);
  1087. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1088. if (unlikely(delay > uthr))
  1089. delay = uthr;
  1090. }
  1091. break;
  1092. default:
  1093. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1094. dac33->fifo_mode);
  1095. break;
  1096. }
  1097. out:
  1098. return delay;
  1099. }
  1100. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1101. int clk_id, unsigned int freq, int dir)
  1102. {
  1103. struct snd_soc_codec *codec = codec_dai->codec;
  1104. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1105. u8 ioc_reg, asrcb_reg;
  1106. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1107. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1108. switch (clk_id) {
  1109. case TLV320DAC33_MCLK:
  1110. ioc_reg |= DAC33_REFSEL;
  1111. asrcb_reg |= DAC33_SRCREFSEL;
  1112. break;
  1113. case TLV320DAC33_SLEEPCLK:
  1114. ioc_reg &= ~DAC33_REFSEL;
  1115. asrcb_reg &= ~DAC33_SRCREFSEL;
  1116. break;
  1117. default:
  1118. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1119. break;
  1120. }
  1121. dac33->refclk = freq;
  1122. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1123. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1124. return 0;
  1125. }
  1126. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1127. unsigned int fmt)
  1128. {
  1129. struct snd_soc_codec *codec = codec_dai->codec;
  1130. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1131. u8 aictrl_a, aictrl_b;
  1132. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1133. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1134. /* set master/slave audio interface */
  1135. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1136. case SND_SOC_DAIFMT_CBM_CFM:
  1137. /* Codec Master */
  1138. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1139. break;
  1140. case SND_SOC_DAIFMT_CBS_CFS:
  1141. /* Codec Slave */
  1142. if (dac33->fifo_mode) {
  1143. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1144. return -EINVAL;
  1145. } else
  1146. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1147. break;
  1148. default:
  1149. return -EINVAL;
  1150. }
  1151. aictrl_a &= ~DAC33_AFMT_MASK;
  1152. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1153. case SND_SOC_DAIFMT_I2S:
  1154. aictrl_a |= DAC33_AFMT_I2S;
  1155. break;
  1156. case SND_SOC_DAIFMT_DSP_A:
  1157. aictrl_a |= DAC33_AFMT_DSP;
  1158. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1159. aictrl_b |= DAC33_DATA_DELAY(0);
  1160. break;
  1161. case SND_SOC_DAIFMT_RIGHT_J:
  1162. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1163. break;
  1164. case SND_SOC_DAIFMT_LEFT_J:
  1165. aictrl_a |= DAC33_AFMT_LEFT_J;
  1166. break;
  1167. default:
  1168. dev_err(codec->dev, "Unsupported format (%u)\n",
  1169. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1170. return -EINVAL;
  1171. }
  1172. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1173. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1174. return 0;
  1175. }
  1176. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1177. {
  1178. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1179. int ret = 0;
  1180. codec->control_data = dac33->control_data;
  1181. codec->hw_write = (hw_write_t) i2c_master_send;
  1182. dac33->codec = codec;
  1183. /* Read the tlv320dac33 ID registers */
  1184. ret = dac33_hard_power(codec, 1);
  1185. if (ret != 0) {
  1186. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1187. goto err_power;
  1188. }
  1189. ret = dac33_read_id(codec);
  1190. dac33_hard_power(codec, 0);
  1191. if (ret < 0) {
  1192. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1193. ret = -ENODEV;
  1194. goto err_power;
  1195. }
  1196. /* Check if the IRQ number is valid and request it */
  1197. if (dac33->irq >= 0) {
  1198. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1199. IRQF_TRIGGER_RISING,
  1200. codec->component.name, codec);
  1201. if (ret < 0) {
  1202. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1203. dac33->irq, ret);
  1204. dac33->irq = -1;
  1205. }
  1206. if (dac33->irq != -1) {
  1207. /* Setup work queue */
  1208. dac33->dac33_wq =
  1209. create_singlethread_workqueue("tlv320dac33");
  1210. if (dac33->dac33_wq == NULL) {
  1211. free_irq(dac33->irq, codec);
  1212. return -ENOMEM;
  1213. }
  1214. INIT_WORK(&dac33->work, dac33_work);
  1215. }
  1216. }
  1217. /* Only add the FIFO controls, if we have valid IRQ number */
  1218. if (dac33->irq >= 0)
  1219. snd_soc_add_codec_controls(codec, dac33_mode_snd_controls,
  1220. ARRAY_SIZE(dac33_mode_snd_controls));
  1221. err_power:
  1222. return ret;
  1223. }
  1224. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1225. {
  1226. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1227. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1228. if (dac33->irq >= 0) {
  1229. free_irq(dac33->irq, dac33->codec);
  1230. destroy_workqueue(dac33->dac33_wq);
  1231. }
  1232. return 0;
  1233. }
  1234. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1235. .read = dac33_read_reg_cache,
  1236. .write = dac33_write_locked,
  1237. .set_bias_level = dac33_set_bias_level,
  1238. .idle_bias_off = true,
  1239. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1240. .reg_word_size = sizeof(u8),
  1241. .reg_cache_default = dac33_reg,
  1242. .probe = dac33_soc_probe,
  1243. .remove = dac33_soc_remove,
  1244. .controls = dac33_snd_controls,
  1245. .num_controls = ARRAY_SIZE(dac33_snd_controls),
  1246. .dapm_widgets = dac33_dapm_widgets,
  1247. .num_dapm_widgets = ARRAY_SIZE(dac33_dapm_widgets),
  1248. .dapm_routes = audio_map,
  1249. .num_dapm_routes = ARRAY_SIZE(audio_map),
  1250. };
  1251. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1252. SNDRV_PCM_RATE_48000)
  1253. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1254. static const struct snd_soc_dai_ops dac33_dai_ops = {
  1255. .startup = dac33_startup,
  1256. .shutdown = dac33_shutdown,
  1257. .hw_params = dac33_hw_params,
  1258. .trigger = dac33_pcm_trigger,
  1259. .delay = dac33_dai_delay,
  1260. .set_sysclk = dac33_set_dai_sysclk,
  1261. .set_fmt = dac33_set_dai_fmt,
  1262. };
  1263. static struct snd_soc_dai_driver dac33_dai = {
  1264. .name = "tlv320dac33-hifi",
  1265. .playback = {
  1266. .stream_name = "Playback",
  1267. .channels_min = 2,
  1268. .channels_max = 2,
  1269. .rates = DAC33_RATES,
  1270. .formats = DAC33_FORMATS,
  1271. .sig_bits = 24,
  1272. },
  1273. .ops = &dac33_dai_ops,
  1274. };
  1275. static int dac33_i2c_probe(struct i2c_client *client,
  1276. const struct i2c_device_id *id)
  1277. {
  1278. struct tlv320dac33_platform_data *pdata;
  1279. struct tlv320dac33_priv *dac33;
  1280. int ret, i;
  1281. if (client->dev.platform_data == NULL) {
  1282. dev_err(&client->dev, "Platform data not set\n");
  1283. return -ENODEV;
  1284. }
  1285. pdata = client->dev.platform_data;
  1286. dac33 = devm_kzalloc(&client->dev, sizeof(struct tlv320dac33_priv),
  1287. GFP_KERNEL);
  1288. if (dac33 == NULL)
  1289. return -ENOMEM;
  1290. dac33->control_data = client;
  1291. mutex_init(&dac33->mutex);
  1292. spin_lock_init(&dac33->lock);
  1293. i2c_set_clientdata(client, dac33);
  1294. dac33->power_gpio = pdata->power_gpio;
  1295. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1296. dac33->keep_bclk = pdata->keep_bclk;
  1297. dac33->mode1_latency = pdata->mode1_latency;
  1298. if (!dac33->mode1_latency)
  1299. dac33->mode1_latency = 10000; /* 10ms */
  1300. dac33->irq = client->irq;
  1301. /* Disable FIFO use by default */
  1302. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1303. /* Check if the reset GPIO number is valid and request it */
  1304. if (dac33->power_gpio >= 0) {
  1305. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1306. if (ret < 0) {
  1307. dev_err(&client->dev,
  1308. "Failed to request reset GPIO (%d)\n",
  1309. dac33->power_gpio);
  1310. goto err_gpio;
  1311. }
  1312. gpio_direction_output(dac33->power_gpio, 0);
  1313. }
  1314. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1315. dac33->supplies[i].supply = dac33_supply_names[i];
  1316. ret = devm_regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1317. dac33->supplies);
  1318. if (ret != 0) {
  1319. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1320. goto err_get;
  1321. }
  1322. ret = snd_soc_register_codec(&client->dev,
  1323. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1324. if (ret < 0)
  1325. goto err_get;
  1326. return ret;
  1327. err_get:
  1328. if (dac33->power_gpio >= 0)
  1329. gpio_free(dac33->power_gpio);
  1330. err_gpio:
  1331. return ret;
  1332. }
  1333. static int dac33_i2c_remove(struct i2c_client *client)
  1334. {
  1335. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1336. if (unlikely(dac33->chip_power))
  1337. dac33_hard_power(dac33->codec, 0);
  1338. if (dac33->power_gpio >= 0)
  1339. gpio_free(dac33->power_gpio);
  1340. snd_soc_unregister_codec(&client->dev);
  1341. return 0;
  1342. }
  1343. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1344. {
  1345. .name = "tlv320dac33",
  1346. .driver_data = 0,
  1347. },
  1348. { },
  1349. };
  1350. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1351. static struct i2c_driver tlv320dac33_i2c_driver = {
  1352. .driver = {
  1353. .name = "tlv320dac33-codec",
  1354. .owner = THIS_MODULE,
  1355. },
  1356. .probe = dac33_i2c_probe,
  1357. .remove = dac33_i2c_remove,
  1358. .id_table = tlv320dac33_i2c_id,
  1359. };
  1360. module_i2c_driver(tlv320dac33_i2c_driver);
  1361. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1362. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  1363. MODULE_LICENSE("GPL");