sunxi.txt 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. Device Tree Clock bindings for arch-sunxi
  2. This binding uses the common clock binding[1].
  3. [1] Documentation/devicetree/bindings/clock/clock-bindings.txt
  4. Required properties:
  5. - compatible : shall be one of the following:
  6. "allwinner,sun4i-a10-osc-clk" - for a gatable oscillator
  7. "allwinner,sun4i-a10-pll1-clk" - for the main PLL clock and PLL4
  8. "allwinner,sun6i-a31-pll1-clk" - for the main PLL clock on A31
  9. "allwinner,sun8i-a23-pll1-clk" - for the main PLL clock on A23
  10. "allwinner,sun4i-a10-pll5-clk" - for the PLL5 clock
  11. "allwinner,sun4i-a10-pll6-clk" - for the PLL6 clock
  12. "allwinner,sun6i-a31-pll6-clk" - for the PLL6 clock on A31
  13. "allwinner,sun4i-a10-cpu-clk" - for the CPU multiplexer clock
  14. "allwinner,sun4i-a10-axi-clk" - for the AXI clock
  15. "allwinner,sun8i-a23-axi-clk" - for the AXI clock on A23
  16. "allwinner,sun4i-a10-axi-gates-clk" - for the AXI gates
  17. "allwinner,sun4i-a10-ahb-clk" - for the AHB clock
  18. "allwinner,sun4i-a10-ahb-gates-clk" - for the AHB gates on A10
  19. "allwinner,sun5i-a13-ahb-gates-clk" - for the AHB gates on A13
  20. "allwinner,sun5i-a10s-ahb-gates-clk" - for the AHB gates on A10s
  21. "allwinner,sun7i-a20-ahb-gates-clk" - for the AHB gates on A20
  22. "allwinner,sun6i-a31-ar100-clk" - for the AR100 on A31
  23. "allwinner,sun6i-a31-ahb1-mux-clk" - for the AHB1 multiplexer on A31
  24. "allwinner,sun6i-a31-ahb1-gates-clk" - for the AHB1 gates on A31
  25. "allwinner,sun8i-a23-ahb1-gates-clk" - for the AHB1 gates on A23
  26. "allwinner,sun4i-a10-apb0-clk" - for the APB0 clock
  27. "allwinner,sun6i-a31-apb0-clk" - for the APB0 clock on A31
  28. "allwinner,sun8i-a23-apb0-clk" - for the APB0 clock on A23
  29. "allwinner,sun4i-a10-apb0-gates-clk" - for the APB0 gates on A10
  30. "allwinner,sun5i-a13-apb0-gates-clk" - for the APB0 gates on A13
  31. "allwinner,sun5i-a10s-apb0-gates-clk" - for the APB0 gates on A10s
  32. "allwinner,sun6i-a31-apb0-gates-clk" - for the APB0 gates on A31
  33. "allwinner,sun7i-a20-apb0-gates-clk" - for the APB0 gates on A20
  34. "allwinner,sun8i-a23-apb0-gates-clk" - for the APB0 gates on A23
  35. "allwinner,sun4i-a10-apb1-clk" - for the APB1 clock
  36. "allwinner,sun4i-a10-apb1-mux-clk" - for the APB1 clock muxing
  37. "allwinner,sun4i-a10-apb1-gates-clk" - for the APB1 gates on A10
  38. "allwinner,sun5i-a13-apb1-gates-clk" - for the APB1 gates on A13
  39. "allwinner,sun5i-a10s-apb1-gates-clk" - for the APB1 gates on A10s
  40. "allwinner,sun6i-a31-apb1-gates-clk" - for the APB1 gates on A31
  41. "allwinner,sun7i-a20-apb1-gates-clk" - for the APB1 gates on A20
  42. "allwinner,sun8i-a23-apb1-gates-clk" - for the APB1 gates on A23
  43. "allwinner,sun6i-a31-apb2-div-clk" - for the APB2 gates on A31
  44. "allwinner,sun6i-a31-apb2-gates-clk" - for the APB2 gates on A31
  45. "allwinner,sun8i-a23-apb2-gates-clk" - for the APB2 gates on A23
  46. "allwinner,sun5i-a13-mbus-clk" - for the MBUS clock on A13
  47. "allwinner,sun4i-a10-mmc-output-clk" - for the MMC output clock on A10
  48. "allwinner,sun4i-a10-mmc-sample-clk" - for the MMC sample clock on A10
  49. "allwinner,sun4i-a10-mod0-clk" - for the module 0 family of clocks
  50. "allwinner,sun8i-a23-mbus-clk" - for the MBUS clock on A23
  51. "allwinner,sun7i-a20-out-clk" - for the external output clocks
  52. "allwinner,sun7i-a20-gmac-clk" - for the GMAC clock module on A20/A31
  53. "allwinner,sun4i-a10-usb-clk" - for usb gates + resets on A10 / A20
  54. "allwinner,sun5i-a13-usb-clk" - for usb gates + resets on A13
  55. "allwinner,sun6i-a31-usb-clk" - for usb gates + resets on A31
  56. Required properties for all clocks:
  57. - reg : shall be the control register address for the clock.
  58. - clocks : shall be the input parent clock(s) phandle for the clock. For
  59. multiplexed clocks, the list order must match the hardware
  60. programming order.
  61. - #clock-cells : from common clock binding; shall be set to 0 except for
  62. "allwinner,*-gates-clk", "allwinner,sun4i-pll5-clk" and
  63. "allwinner,sun4i-pll6-clk" where it shall be set to 1
  64. - clock-output-names : shall be the corresponding names of the outputs.
  65. If the clock module only has one output, the name shall be the
  66. module name.
  67. And "allwinner,*-usb-clk" clocks also require:
  68. - reset-cells : shall be set to 1
  69. For "allwinner,sun7i-a20-gmac-clk", the parent clocks shall be fixed rate
  70. dummy clocks at 25 MHz and 125 MHz, respectively. See example.
  71. Clock consumers should specify the desired clocks they use with a
  72. "clocks" phandle cell. Consumers that are using a gated clock should
  73. provide an additional ID in their clock property. This ID is the
  74. offset of the bit controlling this particular gate in the register.
  75. For example:
  76. osc24M: clk@01c20050 {
  77. #clock-cells = <0>;
  78. compatible = "allwinner,sun4i-a10-osc-clk";
  79. reg = <0x01c20050 0x4>;
  80. clocks = <&osc24M_fixed>;
  81. clock-output-names = "osc24M";
  82. };
  83. pll1: clk@01c20000 {
  84. #clock-cells = <0>;
  85. compatible = "allwinner,sun4i-a10-pll1-clk";
  86. reg = <0x01c20000 0x4>;
  87. clocks = <&osc24M>;
  88. clock-output-names = "pll1";
  89. };
  90. pll5: clk@01c20020 {
  91. #clock-cells = <1>;
  92. compatible = "allwinner,sun4i-pll5-clk";
  93. reg = <0x01c20020 0x4>;
  94. clocks = <&osc24M>;
  95. clock-output-names = "pll5_ddr", "pll5_other";
  96. };
  97. cpu: cpu@01c20054 {
  98. #clock-cells = <0>;
  99. compatible = "allwinner,sun4i-a10-cpu-clk";
  100. reg = <0x01c20054 0x4>;
  101. clocks = <&osc32k>, <&osc24M>, <&pll1>;
  102. clock-output-names = "cpu";
  103. };
  104. mmc0_clk: clk@01c20088 {
  105. #clock-cells = <0>;
  106. compatible = "allwinner,sun4i-mod0-clk";
  107. reg = <0x01c20088 0x4>;
  108. clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
  109. clock-output-names = "mmc0";
  110. };
  111. mii_phy_tx_clk: clk@2 {
  112. #clock-cells = <0>;
  113. compatible = "fixed-clock";
  114. clock-frequency = <25000000>;
  115. clock-output-names = "mii_phy_tx";
  116. };
  117. gmac_int_tx_clk: clk@3 {
  118. #clock-cells = <0>;
  119. compatible = "fixed-clock";
  120. clock-frequency = <125000000>;
  121. clock-output-names = "gmac_int_tx";
  122. };
  123. gmac_clk: clk@01c20164 {
  124. #clock-cells = <0>;
  125. compatible = "allwinner,sun7i-a20-gmac-clk";
  126. reg = <0x01c20164 0x4>;
  127. /*
  128. * The first clock must be fixed at 25MHz;
  129. * the second clock must be fixed at 125MHz
  130. */
  131. clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
  132. clock-output-names = "gmac";
  133. };