process.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  2. #include <linux/errno.h>
  3. #include <linux/kernel.h>
  4. #include <linux/mm.h>
  5. #include <linux/smp.h>
  6. #include <linux/prctl.h>
  7. #include <linux/slab.h>
  8. #include <linux/sched.h>
  9. #include <linux/module.h>
  10. #include <linux/pm.h>
  11. #include <linux/clockchips.h>
  12. #include <linux/random.h>
  13. #include <linux/user-return-notifier.h>
  14. #include <linux/dmi.h>
  15. #include <linux/utsname.h>
  16. #include <linux/stackprotector.h>
  17. #include <linux/tick.h>
  18. #include <linux/cpuidle.h>
  19. #include <trace/events/power.h>
  20. #include <linux/hw_breakpoint.h>
  21. #include <asm/cpu.h>
  22. #include <asm/apic.h>
  23. #include <asm/syscalls.h>
  24. #include <asm/idle.h>
  25. #include <asm/uaccess.h>
  26. #include <asm/mwait.h>
  27. #include <asm/i387.h>
  28. #include <asm/fpu-internal.h>
  29. #include <asm/debugreg.h>
  30. #include <asm/nmi.h>
  31. #include <asm/tlbflush.h>
  32. /*
  33. * per-CPU TSS segments. Threads are completely 'soft' on Linux,
  34. * no more per-task TSS's. The TSS size is kept cacheline-aligned
  35. * so they are allowed to end up in the .data..cacheline_aligned
  36. * section. Since TSS's are completely CPU-local, we want them
  37. * on exact cacheline boundaries, to eliminate cacheline ping-pong.
  38. */
  39. __visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
  40. #ifdef CONFIG_X86_64
  41. static DEFINE_PER_CPU(unsigned char, is_idle);
  42. #endif
  43. struct kmem_cache *task_xstate_cachep;
  44. EXPORT_SYMBOL_GPL(task_xstate_cachep);
  45. /*
  46. * this gets called so that we can store lazy state into memory and copy the
  47. * current task into the new thread.
  48. */
  49. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  50. {
  51. *dst = *src;
  52. dst->thread.fpu_counter = 0;
  53. dst->thread.fpu.has_fpu = 0;
  54. dst->thread.fpu.last_cpu = ~0;
  55. dst->thread.fpu.state = NULL;
  56. if (tsk_used_math(src)) {
  57. int err = fpu_alloc(&dst->thread.fpu);
  58. if (err)
  59. return err;
  60. fpu_copy(dst, src);
  61. }
  62. return 0;
  63. }
  64. void free_thread_xstate(struct task_struct *tsk)
  65. {
  66. fpu_free(&tsk->thread.fpu);
  67. }
  68. void arch_release_task_struct(struct task_struct *tsk)
  69. {
  70. free_thread_xstate(tsk);
  71. }
  72. void arch_task_cache_init(void)
  73. {
  74. task_xstate_cachep =
  75. kmem_cache_create("task_xstate", xstate_size,
  76. __alignof__(union thread_xstate),
  77. SLAB_PANIC | SLAB_NOTRACK, NULL);
  78. setup_xstate_comp();
  79. }
  80. /*
  81. * Free current thread data structures etc..
  82. */
  83. void exit_thread(void)
  84. {
  85. struct task_struct *me = current;
  86. struct thread_struct *t = &me->thread;
  87. unsigned long *bp = t->io_bitmap_ptr;
  88. if (bp) {
  89. struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
  90. t->io_bitmap_ptr = NULL;
  91. clear_thread_flag(TIF_IO_BITMAP);
  92. /*
  93. * Careful, clear this in the TSS too:
  94. */
  95. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  96. t->io_bitmap_max = 0;
  97. put_cpu();
  98. kfree(bp);
  99. }
  100. drop_fpu(me);
  101. }
  102. void flush_thread(void)
  103. {
  104. struct task_struct *tsk = current;
  105. flush_ptrace_hw_breakpoint(tsk);
  106. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  107. drop_init_fpu(tsk);
  108. /*
  109. * Free the FPU state for non xsave platforms. They get reallocated
  110. * lazily at the first use.
  111. */
  112. if (!use_eager_fpu())
  113. free_thread_xstate(tsk);
  114. }
  115. static void hard_disable_TSC(void)
  116. {
  117. cr4_set_bits(X86_CR4_TSD);
  118. }
  119. void disable_TSC(void)
  120. {
  121. preempt_disable();
  122. if (!test_and_set_thread_flag(TIF_NOTSC))
  123. /*
  124. * Must flip the CPU state synchronously with
  125. * TIF_NOTSC in the current running context.
  126. */
  127. hard_disable_TSC();
  128. preempt_enable();
  129. }
  130. static void hard_enable_TSC(void)
  131. {
  132. cr4_clear_bits(X86_CR4_TSD);
  133. }
  134. static void enable_TSC(void)
  135. {
  136. preempt_disable();
  137. if (test_and_clear_thread_flag(TIF_NOTSC))
  138. /*
  139. * Must flip the CPU state synchronously with
  140. * TIF_NOTSC in the current running context.
  141. */
  142. hard_enable_TSC();
  143. preempt_enable();
  144. }
  145. int get_tsc_mode(unsigned long adr)
  146. {
  147. unsigned int val;
  148. if (test_thread_flag(TIF_NOTSC))
  149. val = PR_TSC_SIGSEGV;
  150. else
  151. val = PR_TSC_ENABLE;
  152. return put_user(val, (unsigned int __user *)adr);
  153. }
  154. int set_tsc_mode(unsigned int val)
  155. {
  156. if (val == PR_TSC_SIGSEGV)
  157. disable_TSC();
  158. else if (val == PR_TSC_ENABLE)
  159. enable_TSC();
  160. else
  161. return -EINVAL;
  162. return 0;
  163. }
  164. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  165. struct tss_struct *tss)
  166. {
  167. struct thread_struct *prev, *next;
  168. prev = &prev_p->thread;
  169. next = &next_p->thread;
  170. if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
  171. test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
  172. unsigned long debugctl = get_debugctlmsr();
  173. debugctl &= ~DEBUGCTLMSR_BTF;
  174. if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
  175. debugctl |= DEBUGCTLMSR_BTF;
  176. update_debugctlmsr(debugctl);
  177. }
  178. if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
  179. test_tsk_thread_flag(next_p, TIF_NOTSC)) {
  180. /* prev and next are different */
  181. if (test_tsk_thread_flag(next_p, TIF_NOTSC))
  182. hard_disable_TSC();
  183. else
  184. hard_enable_TSC();
  185. }
  186. if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
  187. /*
  188. * Copy the relevant range of the IO bitmap.
  189. * Normally this is 128 bytes or less:
  190. */
  191. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  192. max(prev->io_bitmap_max, next->io_bitmap_max));
  193. } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
  194. /*
  195. * Clear any possible leftover bits:
  196. */
  197. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  198. }
  199. propagate_user_return_notify(prev_p, next_p);
  200. }
  201. /*
  202. * Idle related variables and functions
  203. */
  204. unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
  205. EXPORT_SYMBOL(boot_option_idle_override);
  206. static void (*x86_idle)(void);
  207. #ifndef CONFIG_SMP
  208. static inline void play_dead(void)
  209. {
  210. BUG();
  211. }
  212. #endif
  213. #ifdef CONFIG_X86_64
  214. void enter_idle(void)
  215. {
  216. this_cpu_write(is_idle, 1);
  217. idle_notifier_call_chain(IDLE_START);
  218. }
  219. static void __exit_idle(void)
  220. {
  221. if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
  222. return;
  223. idle_notifier_call_chain(IDLE_END);
  224. }
  225. /* Called from interrupts to signify idle end */
  226. void exit_idle(void)
  227. {
  228. /* idle loop has pid 0 */
  229. if (current->pid)
  230. return;
  231. __exit_idle();
  232. }
  233. #endif
  234. void arch_cpu_idle_enter(void)
  235. {
  236. local_touch_nmi();
  237. enter_idle();
  238. }
  239. void arch_cpu_idle_exit(void)
  240. {
  241. __exit_idle();
  242. }
  243. void arch_cpu_idle_dead(void)
  244. {
  245. play_dead();
  246. }
  247. /*
  248. * Called from the generic idle code.
  249. */
  250. void arch_cpu_idle(void)
  251. {
  252. x86_idle();
  253. }
  254. /*
  255. * We use this if we don't have any better idle routine..
  256. */
  257. void default_idle(void)
  258. {
  259. trace_cpu_idle_rcuidle(1, smp_processor_id());
  260. safe_halt();
  261. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  262. }
  263. #ifdef CONFIG_APM_MODULE
  264. EXPORT_SYMBOL(default_idle);
  265. #endif
  266. #ifdef CONFIG_XEN
  267. bool xen_set_default_idle(void)
  268. {
  269. bool ret = !!x86_idle;
  270. x86_idle = default_idle;
  271. return ret;
  272. }
  273. #endif
  274. void stop_this_cpu(void *dummy)
  275. {
  276. local_irq_disable();
  277. /*
  278. * Remove this CPU:
  279. */
  280. set_cpu_online(smp_processor_id(), false);
  281. disable_local_APIC();
  282. for (;;)
  283. halt();
  284. }
  285. bool amd_e400_c1e_detected;
  286. EXPORT_SYMBOL(amd_e400_c1e_detected);
  287. static cpumask_var_t amd_e400_c1e_mask;
  288. void amd_e400_remove_cpu(int cpu)
  289. {
  290. if (amd_e400_c1e_mask != NULL)
  291. cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
  292. }
  293. /*
  294. * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
  295. * pending message MSR. If we detect C1E, then we handle it the same
  296. * way as C3 power states (local apic timer and TSC stop)
  297. */
  298. static void amd_e400_idle(void)
  299. {
  300. if (!amd_e400_c1e_detected) {
  301. u32 lo, hi;
  302. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  303. if (lo & K8_INTP_C1E_ACTIVE_MASK) {
  304. amd_e400_c1e_detected = true;
  305. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  306. mark_tsc_unstable("TSC halt in AMD C1E");
  307. pr_info("System has AMD C1E enabled\n");
  308. }
  309. }
  310. if (amd_e400_c1e_detected) {
  311. int cpu = smp_processor_id();
  312. if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
  313. cpumask_set_cpu(cpu, amd_e400_c1e_mask);
  314. /*
  315. * Force broadcast so ACPI can not interfere.
  316. */
  317. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
  318. &cpu);
  319. pr_info("Switch to broadcast mode on CPU%d\n", cpu);
  320. }
  321. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  322. default_idle();
  323. /*
  324. * The switch back from broadcast mode needs to be
  325. * called with interrupts disabled.
  326. */
  327. local_irq_disable();
  328. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  329. local_irq_enable();
  330. } else
  331. default_idle();
  332. }
  333. /*
  334. * Intel Core2 and older machines prefer MWAIT over HALT for C1.
  335. * We can't rely on cpuidle installing MWAIT, because it will not load
  336. * on systems that support only C1 -- so the boot default must be MWAIT.
  337. *
  338. * Some AMD machines are the opposite, they depend on using HALT.
  339. *
  340. * So for default C1, which is used during boot until cpuidle loads,
  341. * use MWAIT-C1 on Intel HW that has it, else use HALT.
  342. */
  343. static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
  344. {
  345. if (c->x86_vendor != X86_VENDOR_INTEL)
  346. return 0;
  347. if (!cpu_has(c, X86_FEATURE_MWAIT))
  348. return 0;
  349. return 1;
  350. }
  351. /*
  352. * MONITOR/MWAIT with no hints, used for default default C1 state.
  353. * This invokes MWAIT with interrutps enabled and no flags,
  354. * which is backwards compatible with the original MWAIT implementation.
  355. */
  356. static void mwait_idle(void)
  357. {
  358. if (!current_set_polling_and_test()) {
  359. if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
  360. smp_mb(); /* quirk */
  361. clflush((void *)&current_thread_info()->flags);
  362. smp_mb(); /* quirk */
  363. }
  364. __monitor((void *)&current_thread_info()->flags, 0, 0);
  365. if (!need_resched())
  366. __sti_mwait(0, 0);
  367. else
  368. local_irq_enable();
  369. } else {
  370. local_irq_enable();
  371. }
  372. __current_clr_polling();
  373. }
  374. void select_idle_routine(const struct cpuinfo_x86 *c)
  375. {
  376. #ifdef CONFIG_SMP
  377. if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
  378. pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
  379. #endif
  380. if (x86_idle || boot_option_idle_override == IDLE_POLL)
  381. return;
  382. if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
  383. /* E400: APIC timer interrupt does not wake up CPU from C1e */
  384. pr_info("using AMD E400 aware idle routine\n");
  385. x86_idle = amd_e400_idle;
  386. } else if (prefer_mwait_c1_over_halt(c)) {
  387. pr_info("using mwait in idle threads\n");
  388. x86_idle = mwait_idle;
  389. } else
  390. x86_idle = default_idle;
  391. }
  392. void __init init_amd_e400_c1e_mask(void)
  393. {
  394. /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
  395. if (x86_idle == amd_e400_idle)
  396. zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
  397. }
  398. static int __init idle_setup(char *str)
  399. {
  400. if (!str)
  401. return -EINVAL;
  402. if (!strcmp(str, "poll")) {
  403. pr_info("using polling idle threads\n");
  404. boot_option_idle_override = IDLE_POLL;
  405. cpu_idle_poll_ctrl(true);
  406. } else if (!strcmp(str, "halt")) {
  407. /*
  408. * When the boot option of idle=halt is added, halt is
  409. * forced to be used for CPU idle. In such case CPU C2/C3
  410. * won't be used again.
  411. * To continue to load the CPU idle driver, don't touch
  412. * the boot_option_idle_override.
  413. */
  414. x86_idle = default_idle;
  415. boot_option_idle_override = IDLE_HALT;
  416. } else if (!strcmp(str, "nomwait")) {
  417. /*
  418. * If the boot option of "idle=nomwait" is added,
  419. * it means that mwait will be disabled for CPU C2/C3
  420. * states. In such case it won't touch the variable
  421. * of boot_option_idle_override.
  422. */
  423. boot_option_idle_override = IDLE_NOMWAIT;
  424. } else
  425. return -1;
  426. return 0;
  427. }
  428. early_param("idle", idle_setup);
  429. unsigned long arch_align_stack(unsigned long sp)
  430. {
  431. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  432. sp -= get_random_int() % 8192;
  433. return sp & ~0xf;
  434. }
  435. unsigned long arch_randomize_brk(struct mm_struct *mm)
  436. {
  437. unsigned long range_end = mm->brk + 0x02000000;
  438. return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
  439. }