irq.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqhandler.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <asm/irq.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/irq_regs.h>
  25. struct seq_file;
  26. struct module;
  27. struct msi_msg;
  28. /*
  29. * IRQ line status.
  30. *
  31. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  32. *
  33. * IRQ_TYPE_NONE - default, unspecified type
  34. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  35. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  36. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  37. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  38. * IRQ_TYPE_LEVEL_LOW - low level triggered
  39. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  40. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  41. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  42. * to setup the HW to a sane default (used
  43. * by irqdomain map() callbacks to synchronize
  44. * the HW state and SW flags for a newly
  45. * allocated descriptor).
  46. *
  47. * IRQ_TYPE_PROBE - Special flag for probing in progress
  48. *
  49. * Bits which can be modified via irq_set/clear/modify_status_flags()
  50. * IRQ_LEVEL - Interrupt is level type. Will be also
  51. * updated in the code when the above trigger
  52. * bits are modified via irq_set_irq_type()
  53. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  54. * it from affinity setting
  55. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  56. * IRQ_NOREQUEST - Interrupt cannot be requested via
  57. * request_irq()
  58. * IRQ_NOTHREAD - Interrupt cannot be threaded
  59. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  60. * request/setup_irq()
  61. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  62. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  63. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  64. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  65. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  66. * it from the spurious interrupt detection
  67. * mechanism and from core side polling.
  68. */
  69. enum {
  70. IRQ_TYPE_NONE = 0x00000000,
  71. IRQ_TYPE_EDGE_RISING = 0x00000001,
  72. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  73. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  74. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  75. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  76. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  77. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  78. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  79. IRQ_TYPE_PROBE = 0x00000010,
  80. IRQ_LEVEL = (1 << 8),
  81. IRQ_PER_CPU = (1 << 9),
  82. IRQ_NOPROBE = (1 << 10),
  83. IRQ_NOREQUEST = (1 << 11),
  84. IRQ_NOAUTOEN = (1 << 12),
  85. IRQ_NO_BALANCING = (1 << 13),
  86. IRQ_MOVE_PCNTXT = (1 << 14),
  87. IRQ_NESTED_THREAD = (1 << 15),
  88. IRQ_NOTHREAD = (1 << 16),
  89. IRQ_PER_CPU_DEVID = (1 << 17),
  90. IRQ_IS_POLLED = (1 << 18),
  91. };
  92. #define IRQF_MODIFY_MASK \
  93. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  94. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  95. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  96. IRQ_IS_POLLED)
  97. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  98. /*
  99. * Return value for chip->irq_set_affinity()
  100. *
  101. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  102. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  103. * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
  104. * support stacked irqchips, which indicates skipping
  105. * all descendent irqchips.
  106. */
  107. enum {
  108. IRQ_SET_MASK_OK = 0,
  109. IRQ_SET_MASK_OK_NOCOPY,
  110. IRQ_SET_MASK_OK_DONE,
  111. };
  112. struct msi_desc;
  113. struct irq_domain;
  114. /**
  115. * struct irq_data - per irq and irq chip data passed down to chip functions
  116. * @mask: precomputed bitmask for accessing the chip registers
  117. * @irq: interrupt number
  118. * @hwirq: hardware interrupt number, local to the interrupt domain
  119. * @node: node index useful for balancing
  120. * @state_use_accessors: status information for irq chip functions.
  121. * Use accessor functions to deal with it
  122. * @chip: low level interrupt hardware access
  123. * @domain: Interrupt translation domain; responsible for mapping
  124. * between hwirq number and linux irq number.
  125. * @parent_data: pointer to parent struct irq_data to support hierarchy
  126. * irq_domain
  127. * @handler_data: per-IRQ data for the irq_chip methods
  128. * @chip_data: platform-specific per-chip private data for the chip
  129. * methods, to allow shared chip implementations
  130. * @msi_desc: MSI descriptor
  131. * @affinity: IRQ affinity on SMP
  132. *
  133. * The fields here need to overlay the ones in irq_desc until we
  134. * cleaned up the direct references and switched everything over to
  135. * irq_data.
  136. */
  137. struct irq_data {
  138. u32 mask;
  139. unsigned int irq;
  140. unsigned long hwirq;
  141. unsigned int node;
  142. unsigned int state_use_accessors;
  143. struct irq_chip *chip;
  144. struct irq_domain *domain;
  145. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  146. struct irq_data *parent_data;
  147. #endif
  148. void *handler_data;
  149. void *chip_data;
  150. struct msi_desc *msi_desc;
  151. cpumask_var_t affinity;
  152. };
  153. /*
  154. * Bit masks for irq_data.state
  155. *
  156. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  157. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  158. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  159. * IRQD_PER_CPU - Interrupt is per cpu
  160. * IRQD_AFFINITY_SET - Interrupt affinity was set
  161. * IRQD_LEVEL - Interrupt is level triggered
  162. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  163. * from suspend
  164. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  165. * context
  166. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  167. * IRQD_IRQ_MASKED - Masked state of the interrupt
  168. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  169. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  170. */
  171. enum {
  172. IRQD_TRIGGER_MASK = 0xf,
  173. IRQD_SETAFFINITY_PENDING = (1 << 8),
  174. IRQD_NO_BALANCING = (1 << 10),
  175. IRQD_PER_CPU = (1 << 11),
  176. IRQD_AFFINITY_SET = (1 << 12),
  177. IRQD_LEVEL = (1 << 13),
  178. IRQD_WAKEUP_STATE = (1 << 14),
  179. IRQD_MOVE_PCNTXT = (1 << 15),
  180. IRQD_IRQ_DISABLED = (1 << 16),
  181. IRQD_IRQ_MASKED = (1 << 17),
  182. IRQD_IRQ_INPROGRESS = (1 << 18),
  183. IRQD_WAKEUP_ARMED = (1 << 19),
  184. };
  185. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  186. {
  187. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  188. }
  189. static inline bool irqd_is_per_cpu(struct irq_data *d)
  190. {
  191. return d->state_use_accessors & IRQD_PER_CPU;
  192. }
  193. static inline bool irqd_can_balance(struct irq_data *d)
  194. {
  195. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  196. }
  197. static inline bool irqd_affinity_was_set(struct irq_data *d)
  198. {
  199. return d->state_use_accessors & IRQD_AFFINITY_SET;
  200. }
  201. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  202. {
  203. d->state_use_accessors |= IRQD_AFFINITY_SET;
  204. }
  205. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  206. {
  207. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  208. }
  209. /*
  210. * Must only be called inside irq_chip.irq_set_type() functions.
  211. */
  212. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  213. {
  214. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  215. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  216. }
  217. static inline bool irqd_is_level_type(struct irq_data *d)
  218. {
  219. return d->state_use_accessors & IRQD_LEVEL;
  220. }
  221. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  222. {
  223. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  224. }
  225. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  226. {
  227. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  228. }
  229. static inline bool irqd_irq_disabled(struct irq_data *d)
  230. {
  231. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  232. }
  233. static inline bool irqd_irq_masked(struct irq_data *d)
  234. {
  235. return d->state_use_accessors & IRQD_IRQ_MASKED;
  236. }
  237. static inline bool irqd_irq_inprogress(struct irq_data *d)
  238. {
  239. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  240. }
  241. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  242. {
  243. return d->state_use_accessors & IRQD_WAKEUP_ARMED;
  244. }
  245. /*
  246. * Functions for chained handlers which can be enabled/disabled by the
  247. * standard disable_irq/enable_irq calls. Must be called with
  248. * irq_desc->lock held.
  249. */
  250. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  251. {
  252. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  253. }
  254. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  255. {
  256. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  257. }
  258. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  259. {
  260. return d->hwirq;
  261. }
  262. /**
  263. * struct irq_chip - hardware interrupt chip descriptor
  264. *
  265. * @name: name for /proc/interrupts
  266. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  267. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  268. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  269. * @irq_disable: disable the interrupt
  270. * @irq_ack: start of a new interrupt
  271. * @irq_mask: mask an interrupt source
  272. * @irq_mask_ack: ack and mask an interrupt source
  273. * @irq_unmask: unmask an interrupt source
  274. * @irq_eoi: end of interrupt
  275. * @irq_set_affinity: set the CPU affinity on SMP machines
  276. * @irq_retrigger: resend an IRQ to the CPU
  277. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  278. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  279. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  280. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  281. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  282. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  283. * @irq_suspend: function called from core code on suspend once per chip
  284. * @irq_resume: function called from core code on resume once per chip
  285. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  286. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  287. * @irq_print_chip: optional to print special chip info in show_interrupts
  288. * @irq_request_resources: optional to request resources before calling
  289. * any other callback related to this irq
  290. * @irq_release_resources: optional to release resources acquired with
  291. * irq_request_resources
  292. * @irq_compose_msi_msg: optional to compose message content for MSI
  293. * @flags: chip specific flags
  294. */
  295. struct irq_chip {
  296. const char *name;
  297. unsigned int (*irq_startup)(struct irq_data *data);
  298. void (*irq_shutdown)(struct irq_data *data);
  299. void (*irq_enable)(struct irq_data *data);
  300. void (*irq_disable)(struct irq_data *data);
  301. void (*irq_ack)(struct irq_data *data);
  302. void (*irq_mask)(struct irq_data *data);
  303. void (*irq_mask_ack)(struct irq_data *data);
  304. void (*irq_unmask)(struct irq_data *data);
  305. void (*irq_eoi)(struct irq_data *data);
  306. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  307. int (*irq_retrigger)(struct irq_data *data);
  308. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  309. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  310. void (*irq_bus_lock)(struct irq_data *data);
  311. void (*irq_bus_sync_unlock)(struct irq_data *data);
  312. void (*irq_cpu_online)(struct irq_data *data);
  313. void (*irq_cpu_offline)(struct irq_data *data);
  314. void (*irq_suspend)(struct irq_data *data);
  315. void (*irq_resume)(struct irq_data *data);
  316. void (*irq_pm_shutdown)(struct irq_data *data);
  317. void (*irq_calc_mask)(struct irq_data *data);
  318. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  319. int (*irq_request_resources)(struct irq_data *data);
  320. void (*irq_release_resources)(struct irq_data *data);
  321. void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  322. unsigned long flags;
  323. };
  324. /*
  325. * irq_chip specific flags
  326. *
  327. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  328. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  329. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  330. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  331. * when irq enabled
  332. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  333. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  334. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  335. */
  336. enum {
  337. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  338. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  339. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  340. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  341. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  342. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  343. IRQCHIP_EOI_THREADED = (1 << 6),
  344. };
  345. /* This include will go away once we isolated irq_desc usage to core code */
  346. #include <linux/irqdesc.h>
  347. /*
  348. * Pick up the arch-dependent methods:
  349. */
  350. #include <asm/hw_irq.h>
  351. #ifndef NR_IRQS_LEGACY
  352. # define NR_IRQS_LEGACY 0
  353. #endif
  354. #ifndef ARCH_IRQ_INIT_FLAGS
  355. # define ARCH_IRQ_INIT_FLAGS 0
  356. #endif
  357. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  358. struct irqaction;
  359. extern int setup_irq(unsigned int irq, struct irqaction *new);
  360. extern void remove_irq(unsigned int irq, struct irqaction *act);
  361. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  362. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  363. extern void irq_cpu_online(void);
  364. extern void irq_cpu_offline(void);
  365. extern int irq_set_affinity_locked(struct irq_data *data,
  366. const struct cpumask *cpumask, bool force);
  367. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  368. void irq_move_irq(struct irq_data *data);
  369. void irq_move_masked_irq(struct irq_data *data);
  370. #else
  371. static inline void irq_move_irq(struct irq_data *data) { }
  372. static inline void irq_move_masked_irq(struct irq_data *data) { }
  373. #endif
  374. extern int no_irq_affinity;
  375. #ifdef CONFIG_HARDIRQS_SW_RESEND
  376. int irq_set_parent(int irq, int parent_irq);
  377. #else
  378. static inline int irq_set_parent(int irq, int parent_irq)
  379. {
  380. return 0;
  381. }
  382. #endif
  383. /*
  384. * Built-in IRQ handlers for various IRQ types,
  385. * callable via desc->handle_irq()
  386. */
  387. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  388. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  389. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  390. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  391. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  392. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  393. extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
  394. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  395. extern void handle_nested_irq(unsigned int irq);
  396. extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
  397. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  398. extern void irq_chip_ack_parent(struct irq_data *data);
  399. extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
  400. extern void irq_chip_mask_parent(struct irq_data *data);
  401. extern void irq_chip_unmask_parent(struct irq_data *data);
  402. extern void irq_chip_eoi_parent(struct irq_data *data);
  403. extern int irq_chip_set_affinity_parent(struct irq_data *data,
  404. const struct cpumask *dest,
  405. bool force);
  406. #endif
  407. /* Handling of unhandled and spurious interrupts: */
  408. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  409. irqreturn_t action_ret);
  410. /* Enable/disable irq debugging output: */
  411. extern int noirqdebug_setup(char *str);
  412. /* Checks whether the interrupt can be requested by request_irq(): */
  413. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  414. /* Dummy irq-chip implementations: */
  415. extern struct irq_chip no_irq_chip;
  416. extern struct irq_chip dummy_irq_chip;
  417. extern void
  418. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  419. irq_flow_handler_t handle, const char *name);
  420. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  421. irq_flow_handler_t handle)
  422. {
  423. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  424. }
  425. extern int irq_set_percpu_devid(unsigned int irq);
  426. extern void
  427. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  428. const char *name);
  429. static inline void
  430. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  431. {
  432. __irq_set_handler(irq, handle, 0, NULL);
  433. }
  434. /*
  435. * Set a highlevel chained flow handler for a given IRQ.
  436. * (a chained handler is automatically enabled and set to
  437. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  438. */
  439. static inline void
  440. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  441. {
  442. __irq_set_handler(irq, handle, 1, NULL);
  443. }
  444. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  445. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  446. {
  447. irq_modify_status(irq, 0, set);
  448. }
  449. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  450. {
  451. irq_modify_status(irq, clr, 0);
  452. }
  453. static inline void irq_set_noprobe(unsigned int irq)
  454. {
  455. irq_modify_status(irq, 0, IRQ_NOPROBE);
  456. }
  457. static inline void irq_set_probe(unsigned int irq)
  458. {
  459. irq_modify_status(irq, IRQ_NOPROBE, 0);
  460. }
  461. static inline void irq_set_nothread(unsigned int irq)
  462. {
  463. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  464. }
  465. static inline void irq_set_thread(unsigned int irq)
  466. {
  467. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  468. }
  469. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  470. {
  471. if (nest)
  472. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  473. else
  474. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  475. }
  476. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  477. {
  478. irq_set_status_flags(irq,
  479. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  480. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  481. }
  482. /* Set/get chip/data for an IRQ: */
  483. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  484. extern int irq_set_handler_data(unsigned int irq, void *data);
  485. extern int irq_set_chip_data(unsigned int irq, void *data);
  486. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  487. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  488. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  489. struct msi_desc *entry);
  490. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  491. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  492. {
  493. struct irq_data *d = irq_get_irq_data(irq);
  494. return d ? d->chip : NULL;
  495. }
  496. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  497. {
  498. return d->chip;
  499. }
  500. static inline void *irq_get_chip_data(unsigned int irq)
  501. {
  502. struct irq_data *d = irq_get_irq_data(irq);
  503. return d ? d->chip_data : NULL;
  504. }
  505. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  506. {
  507. return d->chip_data;
  508. }
  509. static inline void *irq_get_handler_data(unsigned int irq)
  510. {
  511. struct irq_data *d = irq_get_irq_data(irq);
  512. return d ? d->handler_data : NULL;
  513. }
  514. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  515. {
  516. return d->handler_data;
  517. }
  518. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  519. {
  520. struct irq_data *d = irq_get_irq_data(irq);
  521. return d ? d->msi_desc : NULL;
  522. }
  523. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  524. {
  525. return d->msi_desc;
  526. }
  527. static inline u32 irq_get_trigger_type(unsigned int irq)
  528. {
  529. struct irq_data *d = irq_get_irq_data(irq);
  530. return d ? irqd_get_trigger_type(d) : 0;
  531. }
  532. unsigned int arch_dynirq_lower_bound(unsigned int from);
  533. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  534. struct module *owner);
  535. /* use macros to avoid needing export.h for THIS_MODULE */
  536. #define irq_alloc_descs(irq, from, cnt, node) \
  537. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  538. #define irq_alloc_desc(node) \
  539. irq_alloc_descs(-1, 0, 1, node)
  540. #define irq_alloc_desc_at(at, node) \
  541. irq_alloc_descs(at, at, 1, node)
  542. #define irq_alloc_desc_from(from, node) \
  543. irq_alloc_descs(-1, from, 1, node)
  544. #define irq_alloc_descs_from(from, cnt, node) \
  545. irq_alloc_descs(-1, from, cnt, node)
  546. void irq_free_descs(unsigned int irq, unsigned int cnt);
  547. static inline void irq_free_desc(unsigned int irq)
  548. {
  549. irq_free_descs(irq, 1);
  550. }
  551. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  552. unsigned int irq_alloc_hwirqs(int cnt, int node);
  553. static inline unsigned int irq_alloc_hwirq(int node)
  554. {
  555. return irq_alloc_hwirqs(1, node);
  556. }
  557. void irq_free_hwirqs(unsigned int from, int cnt);
  558. static inline void irq_free_hwirq(unsigned int irq)
  559. {
  560. return irq_free_hwirqs(irq, 1);
  561. }
  562. int arch_setup_hwirq(unsigned int irq, int node);
  563. void arch_teardown_hwirq(unsigned int irq);
  564. #endif
  565. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  566. void irq_init_desc(unsigned int irq);
  567. #endif
  568. #ifndef irq_reg_writel
  569. # define irq_reg_writel(val, addr) writel(val, addr)
  570. #endif
  571. #ifndef irq_reg_readl
  572. # define irq_reg_readl(addr) readl(addr)
  573. #endif
  574. /**
  575. * struct irq_chip_regs - register offsets for struct irq_gci
  576. * @enable: Enable register offset to reg_base
  577. * @disable: Disable register offset to reg_base
  578. * @mask: Mask register offset to reg_base
  579. * @ack: Ack register offset to reg_base
  580. * @eoi: Eoi register offset to reg_base
  581. * @type: Type configuration register offset to reg_base
  582. * @polarity: Polarity configuration register offset to reg_base
  583. */
  584. struct irq_chip_regs {
  585. unsigned long enable;
  586. unsigned long disable;
  587. unsigned long mask;
  588. unsigned long ack;
  589. unsigned long eoi;
  590. unsigned long type;
  591. unsigned long polarity;
  592. };
  593. /**
  594. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  595. * @chip: The real interrupt chip which provides the callbacks
  596. * @regs: Register offsets for this chip
  597. * @handler: Flow handler associated with this chip
  598. * @type: Chip can handle these flow types
  599. * @mask_cache_priv: Cached mask register private to the chip type
  600. * @mask_cache: Pointer to cached mask register
  601. *
  602. * A irq_generic_chip can have several instances of irq_chip_type when
  603. * it requires different functions and register offsets for different
  604. * flow types.
  605. */
  606. struct irq_chip_type {
  607. struct irq_chip chip;
  608. struct irq_chip_regs regs;
  609. irq_flow_handler_t handler;
  610. u32 type;
  611. u32 mask_cache_priv;
  612. u32 *mask_cache;
  613. };
  614. /**
  615. * struct irq_chip_generic - Generic irq chip data structure
  616. * @lock: Lock to protect register and cache data access
  617. * @reg_base: Register base address (virtual)
  618. * @irq_base: Interrupt base nr for this chip
  619. * @irq_cnt: Number of interrupts handled by this chip
  620. * @mask_cache: Cached mask register shared between all chip types
  621. * @type_cache: Cached type register
  622. * @polarity_cache: Cached polarity register
  623. * @wake_enabled: Interrupt can wakeup from suspend
  624. * @wake_active: Interrupt is marked as an wakeup from suspend source
  625. * @num_ct: Number of available irq_chip_type instances (usually 1)
  626. * @private: Private data for non generic chip callbacks
  627. * @installed: bitfield to denote installed interrupts
  628. * @unused: bitfield to denote unused interrupts
  629. * @domain: irq domain pointer
  630. * @list: List head for keeping track of instances
  631. * @chip_types: Array of interrupt irq_chip_types
  632. *
  633. * Note, that irq_chip_generic can have multiple irq_chip_type
  634. * implementations which can be associated to a particular irq line of
  635. * an irq_chip_generic instance. That allows to share and protect
  636. * state in an irq_chip_generic instance when we need to implement
  637. * different flow mechanisms (level/edge) for it.
  638. */
  639. struct irq_chip_generic {
  640. raw_spinlock_t lock;
  641. void __iomem *reg_base;
  642. unsigned int irq_base;
  643. unsigned int irq_cnt;
  644. u32 mask_cache;
  645. u32 type_cache;
  646. u32 polarity_cache;
  647. u32 wake_enabled;
  648. u32 wake_active;
  649. unsigned int num_ct;
  650. void *private;
  651. unsigned long installed;
  652. unsigned long unused;
  653. struct irq_domain *domain;
  654. struct list_head list;
  655. struct irq_chip_type chip_types[0];
  656. };
  657. /**
  658. * enum irq_gc_flags - Initialization flags for generic irq chips
  659. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  660. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  661. * irq chips which need to call irq_set_wake() on
  662. * the parent irq. Usually GPIO implementations
  663. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  664. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  665. */
  666. enum irq_gc_flags {
  667. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  668. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  669. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  670. IRQ_GC_NO_MASK = 1 << 3,
  671. };
  672. /*
  673. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  674. * @irqs_per_chip: Number of interrupts per chip
  675. * @num_chips: Number of chips
  676. * @irq_flags_to_set: IRQ* flags to set on irq setup
  677. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  678. * @gc_flags: Generic chip specific setup flags
  679. * @gc: Array of pointers to generic interrupt chips
  680. */
  681. struct irq_domain_chip_generic {
  682. unsigned int irqs_per_chip;
  683. unsigned int num_chips;
  684. unsigned int irq_flags_to_clear;
  685. unsigned int irq_flags_to_set;
  686. enum irq_gc_flags gc_flags;
  687. struct irq_chip_generic *gc[0];
  688. };
  689. /* Generic chip callback functions */
  690. void irq_gc_noop(struct irq_data *d);
  691. void irq_gc_mask_disable_reg(struct irq_data *d);
  692. void irq_gc_mask_set_bit(struct irq_data *d);
  693. void irq_gc_mask_clr_bit(struct irq_data *d);
  694. void irq_gc_unmask_enable_reg(struct irq_data *d);
  695. void irq_gc_ack_set_bit(struct irq_data *d);
  696. void irq_gc_ack_clr_bit(struct irq_data *d);
  697. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  698. void irq_gc_eoi(struct irq_data *d);
  699. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  700. /* Setup functions for irq_chip_generic */
  701. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  702. irq_hw_number_t hw_irq);
  703. struct irq_chip_generic *
  704. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  705. void __iomem *reg_base, irq_flow_handler_t handler);
  706. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  707. enum irq_gc_flags flags, unsigned int clr,
  708. unsigned int set);
  709. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  710. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  711. unsigned int clr, unsigned int set);
  712. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  713. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  714. int num_ct, const char *name,
  715. irq_flow_handler_t handler,
  716. unsigned int clr, unsigned int set,
  717. enum irq_gc_flags flags);
  718. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  719. {
  720. return container_of(d->chip, struct irq_chip_type, chip);
  721. }
  722. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  723. #ifdef CONFIG_SMP
  724. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  725. {
  726. raw_spin_lock(&gc->lock);
  727. }
  728. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  729. {
  730. raw_spin_unlock(&gc->lock);
  731. }
  732. #else
  733. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  734. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  735. #endif
  736. #ifdef CONFIG_MTK_IRQ_NEW_DESIGN
  737. #include <linux/rculist.h>
  738. struct per_cpu_irq_desc {
  739. struct list_head list;
  740. struct irq_desc *desc;
  741. };
  742. struct thread_safe_list {
  743. struct list_head list;
  744. spinlock_t lock;
  745. };
  746. extern struct thread_safe_list irq_need_migrate_list[CONFIG_NR_CPUS];
  747. void update_affinity_settings(struct irq_desc *desc, const struct cpumask *new_affinity, bool update_smp_affinity);
  748. void dump_irq_need_migrate_list(const struct cpumask *mask);
  749. extern bool mt_get_irq_gic_targets(struct irq_data *d, cpumask_t *mask);
  750. extern bool mt_is_secure_irq(struct irq_data *d);
  751. #endif
  752. #endif /* _LINUX_IRQ_H */