rt5677.h 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563
  1. /*
  2. * rt5677.h -- RT5677 ALSA SoC audio driver
  3. *
  4. * Copyright 2013 Realtek Semiconductor Corp.
  5. * Author: Oder Chiou <oder_chiou@realtek.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __RT5677_H__
  12. #define __RT5677_H__
  13. #include <sound/rt5677.h>
  14. /* Info */
  15. #define RT5677_RESET 0x00
  16. #define RT5677_VENDOR_ID 0xfd
  17. #define RT5677_VENDOR_ID1 0xfe
  18. #define RT5677_VENDOR_ID2 0xff
  19. /* I/O - Output */
  20. #define RT5677_LOUT1 0x01
  21. /* I/O - Input */
  22. #define RT5677_IN1 0x03
  23. #define RT5677_MICBIAS 0x04
  24. /* I/O - SLIMBus */
  25. #define RT5677_SLIMBUS_PARAM 0x07
  26. #define RT5677_SLIMBUS_RX 0x08
  27. #define RT5677_SLIMBUS_CTRL 0x09
  28. /* I/O */
  29. #define RT5677_SIDETONE_CTRL 0x13
  30. /* I/O - ADC/DAC */
  31. #define RT5677_ANA_DAC1_2_3_SRC 0x15
  32. #define RT5677_IF_DSP_DAC3_4_MIXER 0x16
  33. #define RT5677_DAC4_DIG_VOL 0x17
  34. #define RT5677_DAC3_DIG_VOL 0x18
  35. #define RT5677_DAC1_DIG_VOL 0x19
  36. #define RT5677_DAC2_DIG_VOL 0x1a
  37. #define RT5677_IF_DSP_DAC2_MIXER 0x1b
  38. #define RT5677_STO1_ADC_DIG_VOL 0x1c
  39. #define RT5677_MONO_ADC_DIG_VOL 0x1d
  40. #define RT5677_STO1_2_ADC_BST 0x1e
  41. #define RT5677_STO2_ADC_DIG_VOL 0x1f
  42. /* Mixer - D-D */
  43. #define RT5677_ADC_BST_CTRL2 0x20
  44. #define RT5677_STO3_4_ADC_BST 0x21
  45. #define RT5677_STO3_ADC_DIG_VOL 0x22
  46. #define RT5677_STO4_ADC_DIG_VOL 0x23
  47. #define RT5677_STO4_ADC_MIXER 0x24
  48. #define RT5677_STO3_ADC_MIXER 0x25
  49. #define RT5677_STO2_ADC_MIXER 0x26
  50. #define RT5677_STO1_ADC_MIXER 0x27
  51. #define RT5677_MONO_ADC_MIXER 0x28
  52. #define RT5677_ADC_IF_DSP_DAC1_MIXER 0x29
  53. #define RT5677_STO1_DAC_MIXER 0x2a
  54. #define RT5677_MONO_DAC_MIXER 0x2b
  55. #define RT5677_DD1_MIXER 0x2c
  56. #define RT5677_DD2_MIXER 0x2d
  57. #define RT5677_IF3_DATA 0x2f
  58. #define RT5677_IF4_DATA 0x30
  59. /* Mixer - PDM */
  60. #define RT5677_PDM_OUT_CTRL 0x31
  61. #define RT5677_PDM_DATA_CTRL1 0x32
  62. #define RT5677_PDM_DATA_CTRL2 0x33
  63. #define RT5677_PDM1_DATA_CTRL2 0x34
  64. #define RT5677_PDM1_DATA_CTRL3 0x35
  65. #define RT5677_PDM1_DATA_CTRL4 0x36
  66. #define RT5677_PDM2_DATA_CTRL2 0x37
  67. #define RT5677_PDM2_DATA_CTRL3 0x38
  68. #define RT5677_PDM2_DATA_CTRL4 0x39
  69. /* TDM */
  70. #define RT5677_TDM1_CTRL1 0x3b
  71. #define RT5677_TDM1_CTRL2 0x3c
  72. #define RT5677_TDM1_CTRL3 0x3d
  73. #define RT5677_TDM1_CTRL4 0x3e
  74. #define RT5677_TDM1_CTRL5 0x3f
  75. #define RT5677_TDM2_CTRL1 0x40
  76. #define RT5677_TDM2_CTRL2 0x41
  77. #define RT5677_TDM2_CTRL3 0x42
  78. #define RT5677_TDM2_CTRL4 0x43
  79. #define RT5677_TDM2_CTRL5 0x44
  80. /* I2C_MASTER_CTRL */
  81. #define RT5677_I2C_MASTER_CTRL1 0x47
  82. #define RT5677_I2C_MASTER_CTRL2 0x48
  83. #define RT5677_I2C_MASTER_CTRL3 0x49
  84. #define RT5677_I2C_MASTER_CTRL4 0x4a
  85. #define RT5677_I2C_MASTER_CTRL5 0x4b
  86. #define RT5677_I2C_MASTER_CTRL6 0x4c
  87. #define RT5677_I2C_MASTER_CTRL7 0x4d
  88. #define RT5677_I2C_MASTER_CTRL8 0x4e
  89. /* DMIC */
  90. #define RT5677_DMIC_CTRL1 0x50
  91. #define RT5677_DMIC_CTRL2 0x51
  92. /* Haptic Generator */
  93. #define RT5677_HAP_GENE_CTRL1 0x56
  94. #define RT5677_HAP_GENE_CTRL2 0x57
  95. #define RT5677_HAP_GENE_CTRL3 0x58
  96. #define RT5677_HAP_GENE_CTRL4 0x59
  97. #define RT5677_HAP_GENE_CTRL5 0x5a
  98. #define RT5677_HAP_GENE_CTRL6 0x5b
  99. #define RT5677_HAP_GENE_CTRL7 0x5c
  100. #define RT5677_HAP_GENE_CTRL8 0x5d
  101. #define RT5677_HAP_GENE_CTRL9 0x5e
  102. #define RT5677_HAP_GENE_CTRL10 0x5f
  103. /* Power */
  104. #define RT5677_PWR_DIG1 0x61
  105. #define RT5677_PWR_DIG2 0x62
  106. #define RT5677_PWR_ANLG1 0x63
  107. #define RT5677_PWR_ANLG2 0x64
  108. #define RT5677_PWR_DSP1 0x65
  109. #define RT5677_PWR_DSP_ST 0x66
  110. #define RT5677_PWR_DSP2 0x67
  111. #define RT5677_ADC_DAC_HPF_CTRL1 0x68
  112. /* Private Register Control */
  113. #define RT5677_PRIV_INDEX 0x6a
  114. #define RT5677_PRIV_DATA 0x6c
  115. /* Format - ADC/DAC */
  116. #define RT5677_I2S4_SDP 0x6f
  117. #define RT5677_I2S1_SDP 0x70
  118. #define RT5677_I2S2_SDP 0x71
  119. #define RT5677_I2S3_SDP 0x72
  120. #define RT5677_CLK_TREE_CTRL1 0x73
  121. #define RT5677_CLK_TREE_CTRL2 0x74
  122. #define RT5677_CLK_TREE_CTRL3 0x75
  123. /* Function - Analog */
  124. #define RT5677_PLL1_CTRL1 0x7a
  125. #define RT5677_PLL1_CTRL2 0x7b
  126. #define RT5677_PLL2_CTRL1 0x7c
  127. #define RT5677_PLL2_CTRL2 0x7d
  128. #define RT5677_GLB_CLK1 0x80
  129. #define RT5677_GLB_CLK2 0x81
  130. #define RT5677_ASRC_1 0x83
  131. #define RT5677_ASRC_2 0x84
  132. #define RT5677_ASRC_3 0x85
  133. #define RT5677_ASRC_4 0x86
  134. #define RT5677_ASRC_5 0x87
  135. #define RT5677_ASRC_6 0x88
  136. #define RT5677_ASRC_7 0x89
  137. #define RT5677_ASRC_8 0x8a
  138. #define RT5677_ASRC_9 0x8b
  139. #define RT5677_ASRC_10 0x8c
  140. #define RT5677_ASRC_11 0x8d
  141. #define RT5677_ASRC_12 0x8e
  142. #define RT5677_ASRC_13 0x8f
  143. #define RT5677_ASRC_14 0x90
  144. #define RT5677_ASRC_15 0x91
  145. #define RT5677_ASRC_16 0x92
  146. #define RT5677_ASRC_17 0x93
  147. #define RT5677_ASRC_18 0x94
  148. #define RT5677_ASRC_19 0x95
  149. #define RT5677_ASRC_20 0x97
  150. #define RT5677_ASRC_21 0x98
  151. #define RT5677_ASRC_22 0x99
  152. #define RT5677_ASRC_23 0x9a
  153. #define RT5677_VAD_CTRL1 0x9c
  154. #define RT5677_VAD_CTRL2 0x9d
  155. #define RT5677_VAD_CTRL3 0x9e
  156. #define RT5677_VAD_CTRL4 0x9f
  157. #define RT5677_VAD_CTRL5 0xa0
  158. /* Function - Digital */
  159. #define RT5677_DSP_INB_CTRL1 0xa3
  160. #define RT5677_DSP_INB_CTRL2 0xa4
  161. #define RT5677_DSP_IN_OUTB_CTRL 0xa5
  162. #define RT5677_DSP_OUTB0_1_DIG_VOL 0xa6
  163. #define RT5677_DSP_OUTB2_3_DIG_VOL 0xa7
  164. #define RT5677_DSP_OUTB4_5_DIG_VOL 0xa8
  165. #define RT5677_DSP_OUTB6_7_DIG_VOL 0xa9
  166. #define RT5677_ADC_EQ_CTRL1 0xae
  167. #define RT5677_ADC_EQ_CTRL2 0xaf
  168. #define RT5677_EQ_CTRL1 0xb0
  169. #define RT5677_EQ_CTRL2 0xb1
  170. #define RT5677_EQ_CTRL3 0xb2
  171. #define RT5677_SOFT_VOL_ZERO_CROSS1 0xb3
  172. #define RT5677_JD_CTRL1 0xb5
  173. #define RT5677_JD_CTRL2 0xb6
  174. #define RT5677_JD_CTRL3 0xb8
  175. #define RT5677_IRQ_CTRL1 0xbd
  176. #define RT5677_IRQ_CTRL2 0xbe
  177. #define RT5677_GPIO_ST 0xbf
  178. #define RT5677_GPIO_CTRL1 0xc0
  179. #define RT5677_GPIO_CTRL2 0xc1
  180. #define RT5677_GPIO_CTRL3 0xc2
  181. #define RT5677_STO1_ADC_HI_FILTER1 0xc5
  182. #define RT5677_STO1_ADC_HI_FILTER2 0xc6
  183. #define RT5677_MONO_ADC_HI_FILTER1 0xc7
  184. #define RT5677_MONO_ADC_HI_FILTER2 0xc8
  185. #define RT5677_STO2_ADC_HI_FILTER1 0xc9
  186. #define RT5677_STO2_ADC_HI_FILTER2 0xca
  187. #define RT5677_STO3_ADC_HI_FILTER1 0xcb
  188. #define RT5677_STO3_ADC_HI_FILTER2 0xcc
  189. #define RT5677_STO4_ADC_HI_FILTER1 0xcd
  190. #define RT5677_STO4_ADC_HI_FILTER2 0xce
  191. #define RT5677_MB_DRC_CTRL1 0xd0
  192. #define RT5677_DRC1_CTRL1 0xd2
  193. #define RT5677_DRC1_CTRL2 0xd3
  194. #define RT5677_DRC1_CTRL3 0xd4
  195. #define RT5677_DRC1_CTRL4 0xd5
  196. #define RT5677_DRC1_CTRL5 0xd6
  197. #define RT5677_DRC1_CTRL6 0xd7
  198. #define RT5677_DRC2_CTRL1 0xd8
  199. #define RT5677_DRC2_CTRL2 0xd9
  200. #define RT5677_DRC2_CTRL3 0xda
  201. #define RT5677_DRC2_CTRL4 0xdb
  202. #define RT5677_DRC2_CTRL5 0xdc
  203. #define RT5677_DRC2_CTRL6 0xdd
  204. #define RT5677_DRC1_HL_CTRL1 0xde
  205. #define RT5677_DRC1_HL_CTRL2 0xdf
  206. #define RT5677_DRC2_HL_CTRL1 0xe0
  207. #define RT5677_DRC2_HL_CTRL2 0xe1
  208. #define RT5677_DSP_INB1_SRC_CTRL1 0xe3
  209. #define RT5677_DSP_INB1_SRC_CTRL2 0xe4
  210. #define RT5677_DSP_INB1_SRC_CTRL3 0xe5
  211. #define RT5677_DSP_INB1_SRC_CTRL4 0xe6
  212. #define RT5677_DSP_INB2_SRC_CTRL1 0xe7
  213. #define RT5677_DSP_INB2_SRC_CTRL2 0xe8
  214. #define RT5677_DSP_INB2_SRC_CTRL3 0xe9
  215. #define RT5677_DSP_INB2_SRC_CTRL4 0xea
  216. #define RT5677_DSP_INB3_SRC_CTRL1 0xeb
  217. #define RT5677_DSP_INB3_SRC_CTRL2 0xec
  218. #define RT5677_DSP_INB3_SRC_CTRL3 0xed
  219. #define RT5677_DSP_INB3_SRC_CTRL4 0xee
  220. #define RT5677_DSP_OUTB1_SRC_CTRL1 0xef
  221. #define RT5677_DSP_OUTB1_SRC_CTRL2 0xf0
  222. #define RT5677_DSP_OUTB1_SRC_CTRL3 0xf1
  223. #define RT5677_DSP_OUTB1_SRC_CTRL4 0xf2
  224. #define RT5677_DSP_OUTB2_SRC_CTRL1 0xf3
  225. #define RT5677_DSP_OUTB2_SRC_CTRL2 0xf4
  226. #define RT5677_DSP_OUTB2_SRC_CTRL3 0xf5
  227. #define RT5677_DSP_OUTB2_SRC_CTRL4 0xf6
  228. /* Virtual DSP Mixer Control */
  229. #define RT5677_DSP_OUTB_0123_MIXER_CTRL 0xf7
  230. #define RT5677_DSP_OUTB_45_MIXER_CTRL 0xf8
  231. #define RT5677_DSP_OUTB_67_MIXER_CTRL 0xf9
  232. /* General Control */
  233. #define RT5677_DIG_MISC 0xfa
  234. #define RT5677_GEN_CTRL1 0xfb
  235. #define RT5677_GEN_CTRL2 0xfc
  236. /* DSP Mode I2C Control*/
  237. #define RT5677_DSP_I2C_OP_CODE 0x00
  238. #define RT5677_DSP_I2C_ADDR_LSB 0x01
  239. #define RT5677_DSP_I2C_ADDR_MSB 0x02
  240. #define RT5677_DSP_I2C_DATA_LSB 0x03
  241. #define RT5677_DSP_I2C_DATA_MSB 0x04
  242. /* Index of Codec Private Register definition */
  243. #define RT5677_PR_DRC1_CTRL_1 0x01
  244. #define RT5677_PR_DRC1_CTRL_2 0x02
  245. #define RT5677_PR_DRC1_CTRL_3 0x03
  246. #define RT5677_PR_DRC1_CTRL_4 0x04
  247. #define RT5677_PR_DRC1_CTRL_5 0x05
  248. #define RT5677_PR_DRC1_CTRL_6 0x06
  249. #define RT5677_PR_DRC1_CTRL_7 0x07
  250. #define RT5677_PR_DRC2_CTRL_1 0x08
  251. #define RT5677_PR_DRC2_CTRL_2 0x09
  252. #define RT5677_PR_DRC2_CTRL_3 0x0a
  253. #define RT5677_PR_DRC2_CTRL_4 0x0b
  254. #define RT5677_PR_DRC2_CTRL_5 0x0c
  255. #define RT5677_PR_DRC2_CTRL_6 0x0d
  256. #define RT5677_PR_DRC2_CTRL_7 0x0e
  257. #define RT5677_BIAS_CUR1 0x10
  258. #define RT5677_BIAS_CUR2 0x12
  259. #define RT5677_BIAS_CUR3 0x13
  260. #define RT5677_BIAS_CUR4 0x14
  261. #define RT5677_BIAS_CUR5 0x15
  262. #define RT5677_VREF_LOUT_CTRL 0x17
  263. #define RT5677_DIG_VOL_CTRL1 0x1a
  264. #define RT5677_DIG_VOL_CTRL2 0x1b
  265. #define RT5677_ANA_ADC_GAIN_CTRL 0x1e
  266. #define RT5677_VAD_SRAM_TEST1 0x20
  267. #define RT5677_VAD_SRAM_TEST2 0x21
  268. #define RT5677_VAD_SRAM_TEST3 0x22
  269. #define RT5677_VAD_SRAM_TEST4 0x23
  270. #define RT5677_PAD_DRV_CTRL 0x26
  271. #define RT5677_DIG_IN_PIN_ST_CTRL1 0x29
  272. #define RT5677_DIG_IN_PIN_ST_CTRL2 0x2a
  273. #define RT5677_DIG_IN_PIN_ST_CTRL3 0x2b
  274. #define RT5677_PLL1_INT 0x38
  275. #define RT5677_PLL2_INT 0x39
  276. #define RT5677_TEST_CTRL1 0x3a
  277. #define RT5677_TEST_CTRL2 0x3b
  278. #define RT5677_TEST_CTRL3 0x3c
  279. #define RT5677_CHOP_DAC_ADC 0x3d
  280. #define RT5677_SOFT_DEPOP_DAC_CLK_CTRL 0x3e
  281. #define RT5677_CROSS_OVER_FILTER1 0x90
  282. #define RT5677_CROSS_OVER_FILTER2 0x91
  283. #define RT5677_CROSS_OVER_FILTER3 0x92
  284. #define RT5677_CROSS_OVER_FILTER4 0x93
  285. #define RT5677_CROSS_OVER_FILTER5 0x94
  286. #define RT5677_CROSS_OVER_FILTER6 0x95
  287. #define RT5677_CROSS_OVER_FILTER7 0x96
  288. #define RT5677_CROSS_OVER_FILTER8 0x97
  289. #define RT5677_CROSS_OVER_FILTER9 0x98
  290. #define RT5677_CROSS_OVER_FILTER10 0x99
  291. /* global definition */
  292. #define RT5677_L_MUTE (0x1 << 15)
  293. #define RT5677_L_MUTE_SFT 15
  294. #define RT5677_VOL_L_MUTE (0x1 << 14)
  295. #define RT5677_VOL_L_SFT 14
  296. #define RT5677_R_MUTE (0x1 << 7)
  297. #define RT5677_R_MUTE_SFT 7
  298. #define RT5677_VOL_R_MUTE (0x1 << 6)
  299. #define RT5677_VOL_R_SFT 6
  300. #define RT5677_L_VOL_MASK (0x3f << 8)
  301. #define RT5677_L_VOL_SFT 8
  302. #define RT5677_R_VOL_MASK (0x3f)
  303. #define RT5677_R_VOL_SFT 0
  304. /* LOUT1 Control (0x01) */
  305. #define RT5677_LOUT1_L_MUTE (0x1 << 15)
  306. #define RT5677_LOUT1_L_MUTE_SFT (15)
  307. #define RT5677_LOUT1_L_DF (0x1 << 14)
  308. #define RT5677_LOUT1_L_DF_SFT (14)
  309. #define RT5677_LOUT2_L_MUTE (0x1 << 13)
  310. #define RT5677_LOUT2_L_MUTE_SFT (13)
  311. #define RT5677_LOUT2_L_DF (0x1 << 12)
  312. #define RT5677_LOUT2_L_DF_SFT (12)
  313. #define RT5677_LOUT3_L_MUTE (0x1 << 11)
  314. #define RT5677_LOUT3_L_MUTE_SFT (11)
  315. #define RT5677_LOUT3_L_DF (0x1 << 10)
  316. #define RT5677_LOUT3_L_DF_SFT (10)
  317. #define RT5677_LOUT1_ENH_DRV (0x1 << 9)
  318. #define RT5677_LOUT1_ENH_DRV_SFT (9)
  319. #define RT5677_LOUT2_ENH_DRV (0x1 << 8)
  320. #define RT5677_LOUT2_ENH_DRV_SFT (8)
  321. #define RT5677_LOUT3_ENH_DRV (0x1 << 7)
  322. #define RT5677_LOUT3_ENH_DRV_SFT (7)
  323. /* IN1 Control (0x03) */
  324. #define RT5677_BST_MASK1 (0xf << 12)
  325. #define RT5677_BST_SFT1 12
  326. #define RT5677_BST_MASK2 (0xf << 8)
  327. #define RT5677_BST_SFT2 8
  328. #define RT5677_IN_DF1 (0x1 << 7)
  329. #define RT5677_IN_DF1_SFT 7
  330. #define RT5677_IN_DF2 (0x1 << 6)
  331. #define RT5677_IN_DF2_SFT 6
  332. /* Micbias Control (0x04) */
  333. #define RT5677_MICBIAS1_OUTVOLT_MASK (0x1 << 15)
  334. #define RT5677_MICBIAS1_OUTVOLT_SFT (15)
  335. #define RT5677_MICBIAS1_OUTVOLT_2_7V (0x0 << 15)
  336. #define RT5677_MICBIAS1_OUTVOLT_2_25V (0x1 << 15)
  337. #define RT5677_MICBIAS1_CTRL_VDD_MASK (0x1 << 14)
  338. #define RT5677_MICBIAS1_CTRL_VDD_SFT (14)
  339. #define RT5677_MICBIAS1_CTRL_VDD_1_8V (0x0 << 14)
  340. #define RT5677_MICBIAS1_CTRL_VDD_3_3V (0x1 << 14)
  341. #define RT5677_MICBIAS1_OVCD_MASK (0x1 << 11)
  342. #define RT5677_MICBIAS1_OVCD_SHIFT (11)
  343. #define RT5677_MICBIAS1_OVCD_DIS (0x0 << 11)
  344. #define RT5677_MICBIAS1_OVCD_EN (0x1 << 11)
  345. #define RT5677_MICBIAS1_OVTH_MASK (0x3 << 9)
  346. #define RT5677_MICBIAS1_OVTH_SFT 9
  347. #define RT5677_MICBIAS1_OVTH_640UA (0x0 << 9)
  348. #define RT5677_MICBIAS1_OVTH_1280UA (0x1 << 9)
  349. #define RT5677_MICBIAS1_OVTH_1920UA (0x2 << 9)
  350. /* SLIMbus Parameter (0x07) */
  351. /* SLIMbus Rx (0x08) */
  352. #define RT5677_SLB_ADC4_MASK (0x3 << 6)
  353. #define RT5677_SLB_ADC4_SFT 6
  354. #define RT5677_SLB_ADC3_MASK (0x3 << 4)
  355. #define RT5677_SLB_ADC3_SFT 4
  356. #define RT5677_SLB_ADC2_MASK (0x3 << 2)
  357. #define RT5677_SLB_ADC2_SFT 2
  358. #define RT5677_SLB_ADC1_MASK (0x3 << 0)
  359. #define RT5677_SLB_ADC1_SFT 0
  360. /* SLIMBus control (0x09) */
  361. /* Sidetone Control (0x13) */
  362. #define RT5677_ST_HPF_SEL_MASK (0x7 << 13)
  363. #define RT5677_ST_HPF_SEL_SFT 13
  364. #define RT5677_ST_HPF_PATH (0x1 << 12)
  365. #define RT5677_ST_HPF_PATH_SFT 12
  366. #define RT5677_ST_SEL_MASK (0x7 << 9)
  367. #define RT5677_ST_SEL_SFT 9
  368. #define RT5677_ST_EN (0x1 << 6)
  369. #define RT5677_ST_EN_SFT 6
  370. #define RT5677_ST_GAIN (0x1 << 5)
  371. #define RT5677_ST_GAIN_SFT 5
  372. #define RT5677_ST_VOL_MASK (0x1f << 0)
  373. #define RT5677_ST_VOL_SFT 0
  374. /* Analog DAC1/2/3 Source Control (0x15) */
  375. #define RT5677_ANA_DAC3_SRC_SEL_MASK (0x3 << 4)
  376. #define RT5677_ANA_DAC3_SRC_SEL_SFT 4
  377. #define RT5677_ANA_DAC1_2_SRC_SEL_MASK (0x3 << 0)
  378. #define RT5677_ANA_DAC1_2_SRC_SEL_SFT 0
  379. /* IF/DSP to DAC3/4 Mixer Control (0x16) */
  380. #define RT5677_M_DAC4_L_VOL (0x1 << 15)
  381. #define RT5677_M_DAC4_L_VOL_SFT 15
  382. #define RT5677_SEL_DAC4_L_SRC_MASK (0x7 << 12)
  383. #define RT5677_SEL_DAC4_L_SRC_SFT 12
  384. #define RT5677_M_DAC4_R_VOL (0x1 << 11)
  385. #define RT5677_M_DAC4_R_VOL_SFT 11
  386. #define RT5677_SEL_DAC4_R_SRC_MASK (0x7 << 8)
  387. #define RT5677_SEL_DAC4_R_SRC_SFT 8
  388. #define RT5677_M_DAC3_L_VOL (0x1 << 7)
  389. #define RT5677_M_DAC3_L_VOL_SFT 7
  390. #define RT5677_SEL_DAC3_L_SRC_MASK (0x7 << 4)
  391. #define RT5677_SEL_DAC3_L_SRC_SFT 4
  392. #define RT5677_M_DAC3_R_VOL (0x1 << 3)
  393. #define RT5677_M_DAC3_R_VOL_SFT 3
  394. #define RT5677_SEL_DAC3_R_SRC_MASK (0x7 << 0)
  395. #define RT5677_SEL_DAC3_R_SRC_SFT 0
  396. /* DAC4 Digital Volume (0x17) */
  397. #define RT5677_DAC4_L_VOL_MASK (0xff << 8)
  398. #define RT5677_DAC4_L_VOL_SFT 8
  399. #define RT5677_DAC4_R_VOL_MASK (0xff)
  400. #define RT5677_DAC4_R_VOL_SFT 0
  401. /* DAC3 Digital Volume (0x18) */
  402. #define RT5677_DAC3_L_VOL_MASK (0xff << 8)
  403. #define RT5677_DAC3_L_VOL_SFT 8
  404. #define RT5677_DAC3_R_VOL_MASK (0xff)
  405. #define RT5677_DAC3_R_VOL_SFT 0
  406. /* DAC3 Digital Volume (0x19) */
  407. #define RT5677_DAC1_L_VOL_MASK (0xff << 8)
  408. #define RT5677_DAC1_L_VOL_SFT 8
  409. #define RT5677_DAC1_R_VOL_MASK (0xff)
  410. #define RT5677_DAC1_R_VOL_SFT 0
  411. /* DAC2 Digital Volume (0x1a) */
  412. #define RT5677_DAC2_L_VOL_MASK (0xff << 8)
  413. #define RT5677_DAC2_L_VOL_SFT 8
  414. #define RT5677_DAC2_R_VOL_MASK (0xff)
  415. #define RT5677_DAC2_R_VOL_SFT 0
  416. /* IF/DSP to DAC2 Mixer Control (0x1b) */
  417. #define RT5677_M_DAC2_L_VOL (0x1 << 7)
  418. #define RT5677_M_DAC2_L_VOL_SFT 7
  419. #define RT5677_SEL_DAC2_L_SRC_MASK (0x7 << 4)
  420. #define RT5677_SEL_DAC2_L_SRC_SFT 4
  421. #define RT5677_M_DAC2_R_VOL (0x1 << 3)
  422. #define RT5677_M_DAC2_R_VOL_SFT 3
  423. #define RT5677_SEL_DAC2_R_SRC_MASK (0x7 << 0)
  424. #define RT5677_SEL_DAC2_R_SRC_SFT 0
  425. /* Stereo1 ADC Digital Volume Control (0x1c) */
  426. #define RT5677_STO1_ADC_L_VOL_MASK (0x7f << 8)
  427. #define RT5677_STO1_ADC_L_VOL_SFT 8
  428. #define RT5677_STO1_ADC_R_VOL_MASK (0x7f)
  429. #define RT5677_STO1_ADC_R_VOL_SFT 0
  430. /* Mono ADC Digital Volume Control (0x1d) */
  431. #define RT5677_MONO_ADC_L_VOL_MASK (0x7f << 8)
  432. #define RT5677_MONO_ADC_L_VOL_SFT 8
  433. #define RT5677_MONO_ADC_R_VOL_MASK (0x7f)
  434. #define RT5677_MONO_ADC_R_VOL_SFT 0
  435. /* Stereo 1/2 ADC Boost Gain Control (0x1e) */
  436. #define RT5677_STO1_ADC_L_BST_MASK (0x3 << 14)
  437. #define RT5677_STO1_ADC_L_BST_SFT 14
  438. #define RT5677_STO1_ADC_R_BST_MASK (0x3 << 12)
  439. #define RT5677_STO1_ADC_R_BST_SFT 12
  440. #define RT5677_STO1_ADC_COMP_MASK (0x3 << 10)
  441. #define RT5677_STO1_ADC_COMP_SFT 10
  442. #define RT5677_STO2_ADC_L_BST_MASK (0x3 << 8)
  443. #define RT5677_STO2_ADC_L_BST_SFT 8
  444. #define RT5677_STO2_ADC_R_BST_MASK (0x3 << 6)
  445. #define RT5677_STO2_ADC_R_BST_SFT 6
  446. #define RT5677_STO2_ADC_COMP_MASK (0x3 << 4)
  447. #define RT5677_STO2_ADC_COMP_SFT 4
  448. /* Stereo2 ADC Digital Volume Control (0x1f) */
  449. #define RT5677_STO2_ADC_L_VOL_MASK (0x7f << 8)
  450. #define RT5677_STO2_ADC_L_VOL_SFT 8
  451. #define RT5677_STO2_ADC_R_VOL_MASK (0x7f)
  452. #define RT5677_STO2_ADC_R_VOL_SFT 0
  453. /* ADC Boost Gain Control 2 (0x20) */
  454. #define RT5677_MONO_ADC_L_BST_MASK (0x3 << 14)
  455. #define RT5677_MONO_ADC_L_BST_SFT 14
  456. #define RT5677_MONO_ADC_R_BST_MASK (0x3 << 12)
  457. #define RT5677_MONO_ADC_R_BST_SFT 12
  458. #define RT5677_MONO_ADC_COMP_MASK (0x3 << 10)
  459. #define RT5677_MONO_ADC_COMP_SFT 10
  460. /* Stereo 3/4 ADC Boost Gain Control (0x21) */
  461. #define RT5677_STO3_ADC_L_BST_MASK (0x3 << 14)
  462. #define RT5677_STO3_ADC_L_BST_SFT 14
  463. #define RT5677_STO3_ADC_R_BST_MASK (0x3 << 12)
  464. #define RT5677_STO3_ADC_R_BST_SFT 12
  465. #define RT5677_STO3_ADC_COMP_MASK (0x3 << 10)
  466. #define RT5677_STO3_ADC_COMP_SFT 10
  467. #define RT5677_STO4_ADC_L_BST_MASK (0x3 << 8)
  468. #define RT5677_STO4_ADC_L_BST_SFT 8
  469. #define RT5677_STO4_ADC_R_BST_MASK (0x3 << 6)
  470. #define RT5677_STO4_ADC_R_BST_SFT 6
  471. #define RT5677_STO4_ADC_COMP_MASK (0x3 << 4)
  472. #define RT5677_STO4_ADC_COMP_SFT 4
  473. /* Stereo3 ADC Digital Volume Control (0x22) */
  474. #define RT5677_STO3_ADC_L_VOL_MASK (0x7f << 8)
  475. #define RT5677_STO3_ADC_L_VOL_SFT 8
  476. #define RT5677_STO3_ADC_R_VOL_MASK (0x7f)
  477. #define RT5677_STO3_ADC_R_VOL_SFT 0
  478. /* Stereo4 ADC Digital Volume Control (0x23) */
  479. #define RT5677_STO4_ADC_L_VOL_MASK (0x7f << 8)
  480. #define RT5677_STO4_ADC_L_VOL_SFT 8
  481. #define RT5677_STO4_ADC_R_VOL_MASK (0x7f)
  482. #define RT5677_STO4_ADC_R_VOL_SFT 0
  483. /* Stereo4 ADC Mixer control (0x24) */
  484. #define RT5677_M_STO4_ADC_L2 (0x1 << 15)
  485. #define RT5677_M_STO4_ADC_L2_SFT 15
  486. #define RT5677_M_STO4_ADC_L1 (0x1 << 14)
  487. #define RT5677_M_STO4_ADC_L1_SFT 14
  488. #define RT5677_SEL_STO4_ADC1_MASK (0x3 << 12)
  489. #define RT5677_SEL_STO4_ADC1_SFT 12
  490. #define RT5677_SEL_STO4_ADC2_MASK (0x3 << 10)
  491. #define RT5677_SEL_STO4_ADC2_SFT 10
  492. #define RT5677_SEL_STO4_DMIC_MASK (0x3 << 8)
  493. #define RT5677_SEL_STO4_DMIC_SFT 8
  494. #define RT5677_M_STO4_ADC_R1 (0x1 << 7)
  495. #define RT5677_M_STO4_ADC_R1_SFT 7
  496. #define RT5677_M_STO4_ADC_R2 (0x1 << 6)
  497. #define RT5677_M_STO4_ADC_R2_SFT 6
  498. /* Stereo3 ADC Mixer control (0x25) */
  499. #define RT5677_M_STO3_ADC_L2 (0x1 << 15)
  500. #define RT5677_M_STO3_ADC_L2_SFT 15
  501. #define RT5677_M_STO3_ADC_L1 (0x1 << 14)
  502. #define RT5677_M_STO3_ADC_L1_SFT 14
  503. #define RT5677_SEL_STO3_ADC1_MASK (0x3 << 12)
  504. #define RT5677_SEL_STO3_ADC1_SFT 12
  505. #define RT5677_SEL_STO3_ADC2_MASK (0x3 << 10)
  506. #define RT5677_SEL_STO3_ADC2_SFT 10
  507. #define RT5677_SEL_STO3_DMIC_MASK (0x3 << 8)
  508. #define RT5677_SEL_STO3_DMIC_SFT 8
  509. #define RT5677_M_STO3_ADC_R1 (0x1 << 7)
  510. #define RT5677_M_STO3_ADC_R1_SFT 7
  511. #define RT5677_M_STO3_ADC_R2 (0x1 << 6)
  512. #define RT5677_M_STO3_ADC_R2_SFT 6
  513. /* Stereo2 ADC Mixer Control (0x26) */
  514. #define RT5677_M_STO2_ADC_L2 (0x1 << 15)
  515. #define RT5677_M_STO2_ADC_L2_SFT 15
  516. #define RT5677_M_STO2_ADC_L1 (0x1 << 14)
  517. #define RT5677_M_STO2_ADC_L1_SFT 14
  518. #define RT5677_SEL_STO2_ADC1_MASK (0x3 << 12)
  519. #define RT5677_SEL_STO2_ADC1_SFT 12
  520. #define RT5677_SEL_STO2_ADC2_MASK (0x3 << 10)
  521. #define RT5677_SEL_STO2_ADC2_SFT 10
  522. #define RT5677_SEL_STO2_DMIC_MASK (0x3 << 8)
  523. #define RT5677_SEL_STO2_DMIC_SFT 8
  524. #define RT5677_M_STO2_ADC_R1 (0x1 << 7)
  525. #define RT5677_M_STO2_ADC_R1_SFT 7
  526. #define RT5677_M_STO2_ADC_R2 (0x1 << 6)
  527. #define RT5677_M_STO2_ADC_R2_SFT 6
  528. #define RT5677_SEL_STO2_LR_MIX_MASK (0x1 << 0)
  529. #define RT5677_SEL_STO2_LR_MIX_SFT 0
  530. #define RT5677_SEL_STO2_LR_MIX_L (0x0 << 0)
  531. #define RT5677_SEL_STO2_LR_MIX_LR (0x1 << 0)
  532. /* Stereo1 ADC Mixer control (0x27) */
  533. #define RT5677_M_STO1_ADC_L2 (0x1 << 15)
  534. #define RT5677_M_STO1_ADC_L2_SFT 15
  535. #define RT5677_M_STO1_ADC_L1 (0x1 << 14)
  536. #define RT5677_M_STO1_ADC_L1_SFT 14
  537. #define RT5677_SEL_STO1_ADC1_MASK (0x3 << 12)
  538. #define RT5677_SEL_STO1_ADC1_SFT 12
  539. #define RT5677_SEL_STO1_ADC2_MASK (0x3 << 10)
  540. #define RT5677_SEL_STO1_ADC2_SFT 10
  541. #define RT5677_SEL_STO1_DMIC_MASK (0x3 << 8)
  542. #define RT5677_SEL_STO1_DMIC_SFT 8
  543. #define RT5677_M_STO1_ADC_R1 (0x1 << 7)
  544. #define RT5677_M_STO1_ADC_R1_SFT 7
  545. #define RT5677_M_STO1_ADC_R2 (0x1 << 6)
  546. #define RT5677_M_STO1_ADC_R2_SFT 6
  547. /* Mono ADC Mixer control (0x28) */
  548. #define RT5677_M_MONO_ADC_L2 (0x1 << 15)
  549. #define RT5677_M_MONO_ADC_L2_SFT 15
  550. #define RT5677_M_MONO_ADC_L1 (0x1 << 14)
  551. #define RT5677_M_MONO_ADC_L1_SFT 14
  552. #define RT5677_SEL_MONO_ADC_L1_MASK (0x3 << 12)
  553. #define RT5677_SEL_MONO_ADC_L1_SFT 12
  554. #define RT5677_SEL_MONO_ADC_L2_MASK (0x3 << 10)
  555. #define RT5677_SEL_MONO_ADC_L2_SFT 10
  556. #define RT5677_SEL_MONO_DMIC_L_MASK (0x3 << 8)
  557. #define RT5677_SEL_MONO_DMIC_L_SFT 8
  558. #define RT5677_M_MONO_ADC_R1 (0x1 << 7)
  559. #define RT5677_M_MONO_ADC_R1_SFT 7
  560. #define RT5677_M_MONO_ADC_R2 (0x1 << 6)
  561. #define RT5677_M_MONO_ADC_R2_SFT 6
  562. #define RT5677_SEL_MONO_ADC_R1_MASK (0x3 << 4)
  563. #define RT5677_SEL_MONO_ADC_R1_SFT 4
  564. #define RT5677_SEL_MONO_ADC_R2_MASK (0x3 << 2)
  565. #define RT5677_SEL_MONO_ADC_R2_SFT 2
  566. #define RT5677_SEL_MONO_DMIC_R_MASK (0x3 << 0)
  567. #define RT5677_SEL_MONO_DMIC_R_SFT 0
  568. /* ADC/IF/DSP to DAC1 Mixer control (0x29) */
  569. #define RT5677_M_ADDA_MIXER1_L (0x1 << 15)
  570. #define RT5677_M_ADDA_MIXER1_L_SFT 15
  571. #define RT5677_M_DAC1_L (0x1 << 14)
  572. #define RT5677_M_DAC1_L_SFT 14
  573. #define RT5677_DAC1_L_SEL_MASK (0x7 << 8)
  574. #define RT5677_DAC1_L_SEL_SFT 8
  575. #define RT5677_M_ADDA_MIXER1_R (0x1 << 7)
  576. #define RT5677_M_ADDA_MIXER1_R_SFT 7
  577. #define RT5677_M_DAC1_R (0x1 << 6)
  578. #define RT5677_M_DAC1_R_SFT 6
  579. #define RT5677_ADDA1_SEL_MASK (0x3 << 0)
  580. #define RT5677_ADDA1_SEL_SFT 0
  581. /* Stereo1 DAC Mixer L/R Control (0x2a) */
  582. #define RT5677_M_ST_DAC1_L (0x1 << 15)
  583. #define RT5677_M_ST_DAC1_L_SFT 15
  584. #define RT5677_M_DAC1_L_STO_L (0x1 << 13)
  585. #define RT5677_M_DAC1_L_STO_L_SFT 13
  586. #define RT5677_DAC1_L_STO_L_VOL_MASK (0x1 << 12)
  587. #define RT5677_DAC1_L_STO_L_VOL_SFT 12
  588. #define RT5677_M_DAC2_L_STO_L (0x1 << 11)
  589. #define RT5677_M_DAC2_L_STO_L_SFT 11
  590. #define RT5677_DAC2_L_STO_L_VOL_MASK (0x1 << 10)
  591. #define RT5677_DAC2_L_STO_L_VOL_SFT 10
  592. #define RT5677_M_DAC1_R_STO_L (0x1 << 9)
  593. #define RT5677_M_DAC1_R_STO_L_SFT 9
  594. #define RT5677_DAC1_R_STO_L_VOL_MASK (0x1 << 8)
  595. #define RT5677_DAC1_R_STO_L_VOL_SFT 8
  596. #define RT5677_M_ST_DAC1_R (0x1 << 7)
  597. #define RT5677_M_ST_DAC1_R_SFT 7
  598. #define RT5677_M_DAC1_R_STO_R (0x1 << 5)
  599. #define RT5677_M_DAC1_R_STO_R_SFT 5
  600. #define RT5677_DAC1_R_STO_R_VOL_MASK (0x1 << 4)
  601. #define RT5677_DAC1_R_STO_R_VOL_SFT 4
  602. #define RT5677_M_DAC2_R_STO_R (0x1 << 3)
  603. #define RT5677_M_DAC2_R_STO_R_SFT 3
  604. #define RT5677_DAC2_R_STO_R_VOL_MASK (0x1 << 2)
  605. #define RT5677_DAC2_R_STO_R_VOL_SFT 2
  606. #define RT5677_M_DAC1_L_STO_R (0x1 << 1)
  607. #define RT5677_M_DAC1_L_STO_R_SFT 1
  608. #define RT5677_DAC1_L_STO_R_VOL_MASK (0x1 << 0)
  609. #define RT5677_DAC1_L_STO_R_VOL_SFT 0
  610. /* Mono DAC Mixer L/R Control (0x2b) */
  611. #define RT5677_M_ST_DAC2_L (0x1 << 15)
  612. #define RT5677_M_ST_DAC2_L_SFT 15
  613. #define RT5677_M_DAC2_L_MONO_L (0x1 << 13)
  614. #define RT5677_M_DAC2_L_MONO_L_SFT 13
  615. #define RT5677_DAC2_L_MONO_L_VOL_MASK (0x1 << 12)
  616. #define RT5677_DAC2_L_MONO_L_VOL_SFT 12
  617. #define RT5677_M_DAC2_R_MONO_L (0x1 << 11)
  618. #define RT5677_M_DAC2_R_MONO_L_SFT 11
  619. #define RT5677_DAC2_R_MONO_L_VOL_MASK (0x1 << 10)
  620. #define RT5677_DAC2_R_MONO_L_VOL_SFT 10
  621. #define RT5677_M_DAC1_L_MONO_L (0x1 << 9)
  622. #define RT5677_M_DAC1_L_MONO_L_SFT 9
  623. #define RT5677_DAC1_L_MONO_L_VOL_MASK (0x1 << 8)
  624. #define RT5677_DAC1_L_MONO_L_VOL_SFT 8
  625. #define RT5677_M_ST_DAC2_R (0x1 << 7)
  626. #define RT5677_M_ST_DAC2_R_SFT 7
  627. #define RT5677_M_DAC2_R_MONO_R (0x1 << 5)
  628. #define RT5677_M_DAC2_R_MONO_R_SFT 5
  629. #define RT5677_DAC2_R_MONO_R_VOL_MASK (0x1 << 4)
  630. #define RT5677_DAC2_R_MONO_R_VOL_SFT 4
  631. #define RT5677_M_DAC1_R_MONO_R (0x1 << 3)
  632. #define RT5677_M_DAC1_R_MONO_R_SFT 3
  633. #define RT5677_DAC1_R_MONO_R_VOL_MASK (0x1 << 2)
  634. #define RT5677_DAC1_R_MONO_R_VOL_SFT 2
  635. #define RT5677_M_DAC2_L_MONO_R (0x1 << 1)
  636. #define RT5677_M_DAC2_L_MONO_R_SFT 1
  637. #define RT5677_DAC2_L_MONO_R_VOL_MASK (0x1 << 0)
  638. #define RT5677_DAC2_L_MONO_R_VOL_SFT 0
  639. /* DD Mixer 1 Control (0x2c) */
  640. #define RT5677_M_STO_L_DD1_L (0x1 << 15)
  641. #define RT5677_M_STO_L_DD1_L_SFT 15
  642. #define RT5677_STO_L_DD1_L_VOL_MASK (0x1 << 14)
  643. #define RT5677_STO_L_DD1_L_VOL_SFT 14
  644. #define RT5677_M_MONO_L_DD1_L (0x1 << 13)
  645. #define RT5677_M_MONO_L_DD1_L_SFT 13
  646. #define RT5677_MONO_L_DD1_L_VOL_MASK (0x1 << 12)
  647. #define RT5677_MONO_L_DD1_L_VOL_SFT 12
  648. #define RT5677_M_DAC3_L_DD1_L (0x1 << 11)
  649. #define RT5677_M_DAC3_L_DD1_L_SFT 11
  650. #define RT5677_DAC3_L_DD1_L_VOL_MASK (0x1 << 10)
  651. #define RT5677_DAC3_L_DD1_L_VOL_SFT 10
  652. #define RT5677_M_DAC3_R_DD1_L (0x1 << 9)
  653. #define RT5677_M_DAC3_R_DD1_L_SFT 9
  654. #define RT5677_DAC3_R_DD1_L_VOL_MASK (0x1 << 8)
  655. #define RT5677_DAC3_R_DD1_L_VOL_SFT 8
  656. #define RT5677_M_STO_R_DD1_R (0x1 << 7)
  657. #define RT5677_M_STO_R_DD1_R_SFT 7
  658. #define RT5677_STO_R_DD1_R_VOL_MASK (0x1 << 6)
  659. #define RT5677_STO_R_DD1_R_VOL_SFT 6
  660. #define RT5677_M_MONO_R_DD1_R (0x1 << 5)
  661. #define RT5677_M_MONO_R_DD1_R_SFT 5
  662. #define RT5677_MONO_R_DD1_R_VOL_MASK (0x1 << 4)
  663. #define RT5677_MONO_R_DD1_R_VOL_SFT 4
  664. #define RT5677_M_DAC3_R_DD1_R (0x1 << 3)
  665. #define RT5677_M_DAC3_R_DD1_R_SFT 3
  666. #define RT5677_DAC3_R_DD1_R_VOL_MASK (0x1 << 2)
  667. #define RT5677_DAC3_R_DD1_R_VOL_SFT 2
  668. #define RT5677_M_DAC3_L_DD1_R (0x1 << 1)
  669. #define RT5677_M_DAC3_L_DD1_R_SFT 1
  670. #define RT5677_DAC3_L_DD1_R_VOL_MASK (0x1 << 0)
  671. #define RT5677_DAC3_L_DD1_R_VOL_SFT 0
  672. /* DD Mixer 2 Control (0x2d) */
  673. #define RT5677_M_STO_L_DD2_L (0x1 << 15)
  674. #define RT5677_M_STO_L_DD2_L_SFT 15
  675. #define RT5677_STO_L_DD2_L_VOL_MASK (0x1 << 14)
  676. #define RT5677_STO_L_DD2_L_VOL_SFT 14
  677. #define RT5677_M_MONO_L_DD2_L (0x1 << 13)
  678. #define RT5677_M_MONO_L_DD2_L_SFT 13
  679. #define RT5677_MONO_L_DD2_L_VOL_MASK (0x1 << 12)
  680. #define RT5677_MONO_L_DD2_L_VOL_SFT 12
  681. #define RT5677_M_DAC4_L_DD2_L (0x1 << 11)
  682. #define RT5677_M_DAC4_L_DD2_L_SFT 11
  683. #define RT5677_DAC4_L_DD2_L_VOL_MASK (0x1 << 10)
  684. #define RT5677_DAC4_L_DD2_L_VOL_SFT 10
  685. #define RT5677_M_DAC4_R_DD2_L (0x1 << 9)
  686. #define RT5677_M_DAC4_R_DD2_L_SFT 9
  687. #define RT5677_DAC4_R_DD2_L_VOL_MASK (0x1 << 8)
  688. #define RT5677_DAC4_R_DD2_L_VOL_SFT 8
  689. #define RT5677_M_STO_R_DD2_R (0x1 << 7)
  690. #define RT5677_M_STO_R_DD2_R_SFT 7
  691. #define RT5677_STO_R_DD2_R_VOL_MASK (0x1 << 6)
  692. #define RT5677_STO_R_DD2_R_VOL_SFT 6
  693. #define RT5677_M_MONO_R_DD2_R (0x1 << 5)
  694. #define RT5677_M_MONO_R_DD2_R_SFT 5
  695. #define RT5677_MONO_R_DD2_R_VOL_MASK (0x1 << 4)
  696. #define RT5677_MONO_R_DD2_R_VOL_SFT 4
  697. #define RT5677_M_DAC4_R_DD2_R (0x1 << 3)
  698. #define RT5677_M_DAC4_R_DD2_R_SFT 3
  699. #define RT5677_DAC4_R_DD2_R_VOL_MASK (0x1 << 2)
  700. #define RT5677_DAC4_R_DD2_R_VOL_SFT 2
  701. #define RT5677_M_DAC4_L_DD2_R (0x1 << 1)
  702. #define RT5677_M_DAC4_L_DD2_R_SFT 1
  703. #define RT5677_DAC4_L_DD2_R_VOL_MASK (0x1 << 0)
  704. #define RT5677_DAC4_L_DD2_R_VOL_SFT 0
  705. /* IF3 data control (0x2f) */
  706. #define RT5677_IF3_DAC_SEL_MASK (0x3 << 6)
  707. #define RT5677_IF3_DAC_SEL_SFT 6
  708. #define RT5677_IF3_ADC_SEL_MASK (0x3 << 4)
  709. #define RT5677_IF3_ADC_SEL_SFT 4
  710. #define RT5677_IF3_ADC_IN_MASK (0xf << 0)
  711. #define RT5677_IF3_ADC_IN_SFT 0
  712. /* IF4 data control (0x30) */
  713. #define RT5677_IF4_ADC_IN_MASK (0xf << 4)
  714. #define RT5677_IF4_ADC_IN_SFT 4
  715. #define RT5677_IF4_DAC_SEL_MASK (0x3 << 2)
  716. #define RT5677_IF4_DAC_SEL_SFT 2
  717. #define RT5677_IF4_ADC_SEL_MASK (0x3 << 0)
  718. #define RT5677_IF4_ADC_SEL_SFT 0
  719. /* PDM Output Control (0x31) */
  720. #define RT5677_M_PDM1_L (0x1 << 15)
  721. #define RT5677_M_PDM1_L_SFT 15
  722. #define RT5677_SEL_PDM1_L_MASK (0x3 << 12)
  723. #define RT5677_SEL_PDM1_L_SFT 12
  724. #define RT5677_M_PDM1_R (0x1 << 11)
  725. #define RT5677_M_PDM1_R_SFT 11
  726. #define RT5677_SEL_PDM1_R_MASK (0x3 << 8)
  727. #define RT5677_SEL_PDM1_R_SFT 8
  728. #define RT5677_M_PDM2_L (0x1 << 7)
  729. #define RT5677_M_PDM2_L_SFT 7
  730. #define RT5677_SEL_PDM2_L_MASK (0x3 << 4)
  731. #define RT5677_SEL_PDM2_L_SFT 4
  732. #define RT5677_M_PDM2_R (0x1 << 3)
  733. #define RT5677_M_PDM2_R_SFT 3
  734. #define RT5677_SEL_PDM2_R_MASK (0x3 << 0)
  735. #define RT5677_SEL_PDM2_R_SFT 0
  736. /* PDM I2C / Data Control 1 (0x32) */
  737. #define RT5677_PDM2_PW_DOWN (0x1 << 7)
  738. #define RT5677_PDM1_PW_DOWN (0x1 << 6)
  739. #define RT5677_PDM2_BUSY (0x1 << 5)
  740. #define RT5677_PDM1_BUSY (0x1 << 4)
  741. #define RT5677_PDM_PATTERN (0x1 << 3)
  742. #define RT5677_PDM_GAIN (0x1 << 2)
  743. #define RT5677_PDM_DIV_MASK (0x3 << 0)
  744. /* PDM I2C / Data Control 2 (0x33) */
  745. #define RT5677_PDM1_I2C_ID (0xf << 12)
  746. #define RT5677_PDM1_EXE (0x1 << 11)
  747. #define RT5677_PDM1_I2C_CMD (0x1 << 10)
  748. #define RT5677_PDM1_I2C_EXE (0x1 << 9)
  749. #define RT5677_PDM1_I2C_BUSY (0x1 << 8)
  750. #define RT5677_PDM2_I2C_ID (0xf << 4)
  751. #define RT5677_PDM2_EXE (0x1 << 3)
  752. #define RT5677_PDM2_I2C_CMD (0x1 << 2)
  753. #define RT5677_PDM2_I2C_EXE (0x1 << 1)
  754. #define RT5677_PDM2_I2C_BUSY (0x1 << 0)
  755. /* MX3C TDM1 control 1 (0x3c) */
  756. #define RT5677_IF1_ADC4_MASK (0x3 << 10)
  757. #define RT5677_IF1_ADC4_SFT 10
  758. #define RT5677_IF1_ADC3_MASK (0x3 << 8)
  759. #define RT5677_IF1_ADC3_SFT 8
  760. #define RT5677_IF1_ADC2_MASK (0x3 << 6)
  761. #define RT5677_IF1_ADC2_SFT 6
  762. #define RT5677_IF1_ADC1_MASK (0x3 << 4)
  763. #define RT5677_IF1_ADC1_SFT 4
  764. /* MX41 TDM2 control 1 (0x41) */
  765. #define RT5677_IF2_ADC4_MASK (0x3 << 10)
  766. #define RT5677_IF2_ADC4_SFT 10
  767. #define RT5677_IF2_ADC3_MASK (0x3 << 8)
  768. #define RT5677_IF2_ADC3_SFT 8
  769. #define RT5677_IF2_ADC2_MASK (0x3 << 6)
  770. #define RT5677_IF2_ADC2_SFT 6
  771. #define RT5677_IF2_ADC1_MASK (0x3 << 4)
  772. #define RT5677_IF2_ADC1_SFT 4
  773. /* Digital Microphone Control 1 (0x50) */
  774. #define RT5677_DMIC_1_EN_MASK (0x1 << 15)
  775. #define RT5677_DMIC_1_EN_SFT 15
  776. #define RT5677_DMIC_1_DIS (0x0 << 15)
  777. #define RT5677_DMIC_1_EN (0x1 << 15)
  778. #define RT5677_DMIC_2_EN_MASK (0x1 << 14)
  779. #define RT5677_DMIC_2_EN_SFT 14
  780. #define RT5677_DMIC_2_DIS (0x0 << 14)
  781. #define RT5677_DMIC_2_EN (0x1 << 14)
  782. #define RT5677_DMIC_L_STO1_LH_MASK (0x1 << 13)
  783. #define RT5677_DMIC_L_STO1_LH_SFT 13
  784. #define RT5677_DMIC_L_STO1_LH_FALLING (0x0 << 13)
  785. #define RT5677_DMIC_L_STO1_LH_RISING (0x1 << 13)
  786. #define RT5677_DMIC_R_STO1_LH_MASK (0x1 << 12)
  787. #define RT5677_DMIC_R_STO1_LH_SFT 12
  788. #define RT5677_DMIC_R_STO1_LH_FALLING (0x0 << 12)
  789. #define RT5677_DMIC_R_STO1_LH_RISING (0x1 << 12)
  790. #define RT5677_DMIC_L_STO3_LH_MASK (0x1 << 11)
  791. #define RT5677_DMIC_L_STO3_LH_SFT 11
  792. #define RT5677_DMIC_L_STO3_LH_FALLING (0x0 << 11)
  793. #define RT5677_DMIC_L_STO3_LH_RISING (0x1 << 11)
  794. #define RT5677_DMIC_R_STO3_LH_MASK (0x1 << 10)
  795. #define RT5677_DMIC_R_STO3_LH_SFT 10
  796. #define RT5677_DMIC_R_STO3_LH_FALLING (0x0 << 10)
  797. #define RT5677_DMIC_R_STO3_LH_RISING (0x1 << 10)
  798. #define RT5677_DMIC_L_STO2_LH_MASK (0x1 << 9)
  799. #define RT5677_DMIC_L_STO2_LH_SFT 9
  800. #define RT5677_DMIC_L_STO2_LH_FALLING (0x0 << 9)
  801. #define RT5677_DMIC_L_STO2_LH_RISING (0x1 << 9)
  802. #define RT5677_DMIC_R_STO2_LH_MASK (0x1 << 8)
  803. #define RT5677_DMIC_R_STO2_LH_SFT 8
  804. #define RT5677_DMIC_R_STO2_LH_FALLING (0x0 << 8)
  805. #define RT5677_DMIC_R_STO2_LH_RISING (0x1 << 8)
  806. #define RT5677_DMIC_CLK_MASK (0x7 << 5)
  807. #define RT5677_DMIC_CLK_SFT 5
  808. #define RT5677_DMIC_3_EN_MASK (0x1 << 4)
  809. #define RT5677_DMIC_3_EN_SFT 4
  810. #define RT5677_DMIC_3_DIS (0x0 << 4)
  811. #define RT5677_DMIC_3_EN (0x1 << 4)
  812. #define RT5677_DMIC_R_MONO_LH_MASK (0x1 << 2)
  813. #define RT5677_DMIC_R_MONO_LH_SFT 2
  814. #define RT5677_DMIC_R_MONO_LH_FALLING (0x0 << 2)
  815. #define RT5677_DMIC_R_MONO_LH_RISING (0x1 << 2)
  816. #define RT5677_DMIC_L_STO4_LH_MASK (0x1 << 1)
  817. #define RT5677_DMIC_L_STO4_LH_SFT 1
  818. #define RT5677_DMIC_L_STO4_LH_FALLING (0x0 << 1)
  819. #define RT5677_DMIC_L_STO4_LH_RISING (0x1 << 1)
  820. #define RT5677_DMIC_R_STO4_LH_MASK (0x1 << 0)
  821. #define RT5677_DMIC_R_STO4_LH_SFT 0
  822. #define RT5677_DMIC_R_STO4_LH_FALLING (0x0 << 0)
  823. #define RT5677_DMIC_R_STO4_LH_RISING (0x1 << 0)
  824. /* Digital Microphone Control 2 (0x51) */
  825. #define RT5677_DMIC_4_EN_MASK (0x1 << 15)
  826. #define RT5677_DMIC_4_EN_SFT 15
  827. #define RT5677_DMIC_4_DIS (0x0 << 15)
  828. #define RT5677_DMIC_4_EN (0x1 << 15)
  829. #define RT5677_DMIC_4L_LH_MASK (0x1 << 7)
  830. #define RT5677_DMIC_4L_LH_SFT 7
  831. #define RT5677_DMIC_4L_LH_FALLING (0x0 << 7)
  832. #define RT5677_DMIC_4L_LH_RISING (0x1 << 7)
  833. #define RT5677_DMIC_4R_LH_MASK (0x1 << 6)
  834. #define RT5677_DMIC_4R_LH_SFT 6
  835. #define RT5677_DMIC_4R_LH_FALLING (0x0 << 6)
  836. #define RT5677_DMIC_4R_LH_RISING (0x1 << 6)
  837. #define RT5677_DMIC_3L_LH_MASK (0x1 << 5)
  838. #define RT5677_DMIC_3L_LH_SFT 5
  839. #define RT5677_DMIC_3L_LH_FALLING (0x0 << 5)
  840. #define RT5677_DMIC_3L_LH_RISING (0x1 << 5)
  841. #define RT5677_DMIC_3R_LH_MASK (0x1 << 4)
  842. #define RT5677_DMIC_3R_LH_SFT 4
  843. #define RT5677_DMIC_3R_LH_FALLING (0x0 << 4)
  844. #define RT5677_DMIC_3R_LH_RISING (0x1 << 4)
  845. #define RT5677_DMIC_2L_LH_MASK (0x1 << 3)
  846. #define RT5677_DMIC_2L_LH_SFT 3
  847. #define RT5677_DMIC_2L_LH_FALLING (0x0 << 3)
  848. #define RT5677_DMIC_2L_LH_RISING (0x1 << 3)
  849. #define RT5677_DMIC_2R_LH_MASK (0x1 << 2)
  850. #define RT5677_DMIC_2R_LH_SFT 2
  851. #define RT5677_DMIC_2R_LH_FALLING (0x0 << 2)
  852. #define RT5677_DMIC_2R_LH_RISING (0x1 << 2)
  853. #define RT5677_DMIC_1L_LH_MASK (0x1 << 1)
  854. #define RT5677_DMIC_1L_LH_SFT 1
  855. #define RT5677_DMIC_1L_LH_FALLING (0x0 << 1)
  856. #define RT5677_DMIC_1L_LH_RISING (0x1 << 1)
  857. #define RT5677_DMIC_1R_LH_MASK (0x1 << 0)
  858. #define RT5677_DMIC_1R_LH_SFT 0
  859. #define RT5677_DMIC_1R_LH_FALLING (0x0 << 0)
  860. #define RT5677_DMIC_1R_LH_RISING (0x1 << 0)
  861. /* Power Management for Digital 1 (0x61) */
  862. #define RT5677_PWR_I2S1 (0x1 << 15)
  863. #define RT5677_PWR_I2S1_BIT 15
  864. #define RT5677_PWR_I2S2 (0x1 << 14)
  865. #define RT5677_PWR_I2S2_BIT 14
  866. #define RT5677_PWR_I2S3 (0x1 << 13)
  867. #define RT5677_PWR_I2S3_BIT 13
  868. #define RT5677_PWR_DAC1 (0x1 << 12)
  869. #define RT5677_PWR_DAC1_BIT 12
  870. #define RT5677_PWR_DAC2 (0x1 << 11)
  871. #define RT5677_PWR_DAC2_BIT 11
  872. #define RT5677_PWR_I2S4 (0x1 << 10)
  873. #define RT5677_PWR_I2S4_BIT 10
  874. #define RT5677_PWR_SLB (0x1 << 9)
  875. #define RT5677_PWR_SLB_BIT 9
  876. #define RT5677_PWR_DAC3 (0x1 << 7)
  877. #define RT5677_PWR_DAC3_BIT 7
  878. #define RT5677_PWR_ADCFED2 (0x1 << 4)
  879. #define RT5677_PWR_ADCFED2_BIT 4
  880. #define RT5677_PWR_ADCFED1 (0x1 << 3)
  881. #define RT5677_PWR_ADCFED1_BIT 3
  882. #define RT5677_PWR_ADC_L (0x1 << 2)
  883. #define RT5677_PWR_ADC_L_BIT 2
  884. #define RT5677_PWR_ADC_R (0x1 << 1)
  885. #define RT5677_PWR_ADC_R_BIT 1
  886. #define RT5677_PWR_I2C_MASTER (0x1 << 0)
  887. #define RT5677_PWR_I2C_MASTER_BIT 0
  888. /* Power Management for Digital 2 (0x62) */
  889. #define RT5677_PWR_ADC_S1F (0x1 << 15)
  890. #define RT5677_PWR_ADC_S1F_BIT 15
  891. #define RT5677_PWR_ADC_MF_L (0x1 << 14)
  892. #define RT5677_PWR_ADC_MF_L_BIT 14
  893. #define RT5677_PWR_ADC_MF_R (0x1 << 13)
  894. #define RT5677_PWR_ADC_MF_R_BIT 13
  895. #define RT5677_PWR_DAC_S1F (0x1 << 12)
  896. #define RT5677_PWR_DAC_S1F_BIT 12
  897. #define RT5677_PWR_DAC_M2F_L (0x1 << 11)
  898. #define RT5677_PWR_DAC_M2F_L_BIT 11
  899. #define RT5677_PWR_DAC_M2F_R (0x1 << 10)
  900. #define RT5677_PWR_DAC_M2F_R_BIT 10
  901. #define RT5677_PWR_DAC_M3F_L (0x1 << 9)
  902. #define RT5677_PWR_DAC_M3F_L_BIT 9
  903. #define RT5677_PWR_DAC_M3F_R (0x1 << 8)
  904. #define RT5677_PWR_DAC_M3F_R_BIT 8
  905. #define RT5677_PWR_DAC_M4F_L (0x1 << 7)
  906. #define RT5677_PWR_DAC_M4F_L_BIT 7
  907. #define RT5677_PWR_DAC_M4F_R (0x1 << 6)
  908. #define RT5677_PWR_DAC_M4F_R_BIT 6
  909. #define RT5677_PWR_ADC_S2F (0x1 << 5)
  910. #define RT5677_PWR_ADC_S2F_BIT 5
  911. #define RT5677_PWR_ADC_S3F (0x1 << 4)
  912. #define RT5677_PWR_ADC_S3F_BIT 4
  913. #define RT5677_PWR_ADC_S4F (0x1 << 3)
  914. #define RT5677_PWR_ADC_S4F_BIT 3
  915. #define RT5677_PWR_PDM1 (0x1 << 2)
  916. #define RT5677_PWR_PDM1_BIT 2
  917. #define RT5677_PWR_PDM2 (0x1 << 1)
  918. #define RT5677_PWR_PDM2_BIT 1
  919. /* Power Management for Analog 1 (0x63) */
  920. #define RT5677_PWR_VREF1 (0x1 << 15)
  921. #define RT5677_PWR_VREF1_BIT 15
  922. #define RT5677_PWR_FV1 (0x1 << 14)
  923. #define RT5677_PWR_FV1_BIT 14
  924. #define RT5677_PWR_MB (0x1 << 13)
  925. #define RT5677_PWR_MB_BIT 13
  926. #define RT5677_PWR_LO1 (0x1 << 12)
  927. #define RT5677_PWR_LO1_BIT 12
  928. #define RT5677_PWR_BG (0x1 << 11)
  929. #define RT5677_PWR_BG_BIT 11
  930. #define RT5677_PWR_LO2 (0x1 << 10)
  931. #define RT5677_PWR_LO2_BIT 10
  932. #define RT5677_PWR_LO3 (0x1 << 9)
  933. #define RT5677_PWR_LO3_BIT 9
  934. #define RT5677_PWR_VREF2 (0x1 << 8)
  935. #define RT5677_PWR_VREF2_BIT 8
  936. #define RT5677_PWR_FV2 (0x1 << 7)
  937. #define RT5677_PWR_FV2_BIT 7
  938. #define RT5677_LDO2_SEL_MASK (0x7 << 4)
  939. #define RT5677_LDO2_SEL_SFT 4
  940. #define RT5677_LDO1_SEL_MASK (0x7 << 0)
  941. #define RT5677_LDO1_SEL_SFT 0
  942. /* Power Management for Analog 2 (0x64) */
  943. #define RT5677_PWR_BST1 (0x1 << 15)
  944. #define RT5677_PWR_BST1_BIT 15
  945. #define RT5677_PWR_BST2 (0x1 << 14)
  946. #define RT5677_PWR_BST2_BIT 14
  947. #define RT5677_PWR_CLK_MB1 (0x1 << 13)
  948. #define RT5677_PWR_CLK_MB1_BIT 13
  949. #define RT5677_PWR_SLIM (0x1 << 12)
  950. #define RT5677_PWR_SLIM_BIT 12
  951. #define RT5677_PWR_MB1 (0x1 << 11)
  952. #define RT5677_PWR_MB1_BIT 11
  953. #define RT5677_PWR_PP_MB1 (0x1 << 10)
  954. #define RT5677_PWR_PP_MB1_BIT 10
  955. #define RT5677_PWR_PLL1 (0x1 << 9)
  956. #define RT5677_PWR_PLL1_BIT 9
  957. #define RT5677_PWR_PLL2 (0x1 << 8)
  958. #define RT5677_PWR_PLL2_BIT 8
  959. #define RT5677_PWR_CORE (0x1 << 7)
  960. #define RT5677_PWR_CORE_BIT 7
  961. #define RT5677_PWR_CLK_MB (0x1 << 6)
  962. #define RT5677_PWR_CLK_MB_BIT 6
  963. #define RT5677_PWR_BST1_P (0x1 << 5)
  964. #define RT5677_PWR_BST1_P_BIT 5
  965. #define RT5677_PWR_BST2_P (0x1 << 4)
  966. #define RT5677_PWR_BST2_P_BIT 4
  967. #define RT5677_PWR_IPTV (0x1 << 3)
  968. #define RT5677_PWR_IPTV_BIT 3
  969. #define RT5677_PWR_25M_CLK (0x1 << 1)
  970. #define RT5677_PWR_25M_CLK_BIT 1
  971. #define RT5677_PWR_LDO1 (0x1 << 0)
  972. #define RT5677_PWR_LDO1_BIT 0
  973. /* Power Management for DSP (0x65) */
  974. #define RT5677_PWR_SR7 (0x1 << 10)
  975. #define RT5677_PWR_SR7_BIT 10
  976. #define RT5677_PWR_SR6 (0x1 << 9)
  977. #define RT5677_PWR_SR6_BIT 9
  978. #define RT5677_PWR_SR5 (0x1 << 8)
  979. #define RT5677_PWR_SR5_BIT 8
  980. #define RT5677_PWR_SR4 (0x1 << 7)
  981. #define RT5677_PWR_SR4_BIT 7
  982. #define RT5677_PWR_SR3 (0x1 << 6)
  983. #define RT5677_PWR_SR3_BIT 6
  984. #define RT5677_PWR_SR2 (0x1 << 5)
  985. #define RT5677_PWR_SR2_BIT 5
  986. #define RT5677_PWR_SR1 (0x1 << 4)
  987. #define RT5677_PWR_SR1_BIT 4
  988. #define RT5677_PWR_SR0 (0x1 << 3)
  989. #define RT5677_PWR_SR0_BIT 3
  990. #define RT5677_PWR_MLT (0x1 << 2)
  991. #define RT5677_PWR_MLT_BIT 2
  992. #define RT5677_PWR_DSP (0x1 << 1)
  993. #define RT5677_PWR_DSP_BIT 1
  994. #define RT5677_PWR_DSP_CPU (0x1 << 0)
  995. #define RT5677_PWR_DSP_CPU_BIT 0
  996. /* Power Status for DSP (0x66) */
  997. #define RT5677_PWR_SR7_RDY (0x1 << 9)
  998. #define RT5677_PWR_SR7_RDY_BIT 9
  999. #define RT5677_PWR_SR6_RDY (0x1 << 8)
  1000. #define RT5677_PWR_SR6_RDY_BIT 8
  1001. #define RT5677_PWR_SR5_RDY (0x1 << 7)
  1002. #define RT5677_PWR_SR5_RDY_BIT 7
  1003. #define RT5677_PWR_SR4_RDY (0x1 << 6)
  1004. #define RT5677_PWR_SR4_RDY_BIT 6
  1005. #define RT5677_PWR_SR3_RDY (0x1 << 5)
  1006. #define RT5677_PWR_SR3_RDY_BIT 5
  1007. #define RT5677_PWR_SR2_RDY (0x1 << 4)
  1008. #define RT5677_PWR_SR2_RDY_BIT 4
  1009. #define RT5677_PWR_SR1_RDY (0x1 << 3)
  1010. #define RT5677_PWR_SR1_RDY_BIT 3
  1011. #define RT5677_PWR_SR0_RDY (0x1 << 2)
  1012. #define RT5677_PWR_SR0_RDY_BIT 2
  1013. #define RT5677_PWR_MLT_RDY (0x1 << 1)
  1014. #define RT5677_PWR_MLT_RDY_BIT 1
  1015. #define RT5677_PWR_DSP_RDY (0x1 << 0)
  1016. #define RT5677_PWR_DSP_RDY_BIT 0
  1017. /* Power Management for DSP (0x67) */
  1018. #define RT5677_PWR_SLIM_ISO (0x1 << 11)
  1019. #define RT5677_PWR_SLIM_ISO_BIT 11
  1020. #define RT5677_PWR_CORE_ISO (0x1 << 10)
  1021. #define RT5677_PWR_CORE_ISO_BIT 10
  1022. #define RT5677_PWR_DSP_ISO (0x1 << 9)
  1023. #define RT5677_PWR_DSP_ISO_BIT 9
  1024. #define RT5677_PWR_SR7_ISO (0x1 << 8)
  1025. #define RT5677_PWR_SR7_ISO_BIT 8
  1026. #define RT5677_PWR_SR6_ISO (0x1 << 7)
  1027. #define RT5677_PWR_SR6_ISO_BIT 7
  1028. #define RT5677_PWR_SR5_ISO (0x1 << 6)
  1029. #define RT5677_PWR_SR5_ISO_BIT 6
  1030. #define RT5677_PWR_SR4_ISO (0x1 << 5)
  1031. #define RT5677_PWR_SR4_ISO_BIT 5
  1032. #define RT5677_PWR_SR3_ISO (0x1 << 4)
  1033. #define RT5677_PWR_SR3_ISO_BIT 4
  1034. #define RT5677_PWR_SR2_ISO (0x1 << 3)
  1035. #define RT5677_PWR_SR2_ISO_BIT 3
  1036. #define RT5677_PWR_SR1_ISO (0x1 << 2)
  1037. #define RT5677_PWR_SR1_ISO_BIT 2
  1038. #define RT5677_PWR_SR0_ISO (0x1 << 1)
  1039. #define RT5677_PWR_SR0_ISO_BIT 1
  1040. #define RT5677_PWR_MLT_ISO (0x1 << 0)
  1041. #define RT5677_PWR_MLT_ISO_BIT 0
  1042. /* I2S1/2/3/4 Audio Serial Data Port Control (0x6f 0x70 0x71 0x72) */
  1043. #define RT5677_I2S_MS_MASK (0x1 << 15)
  1044. #define RT5677_I2S_MS_SFT 15
  1045. #define RT5677_I2S_MS_M (0x0 << 15)
  1046. #define RT5677_I2S_MS_S (0x1 << 15)
  1047. #define RT5677_I2S_O_CP_MASK (0x3 << 10)
  1048. #define RT5677_I2S_O_CP_SFT 10
  1049. #define RT5677_I2S_O_CP_OFF (0x0 << 10)
  1050. #define RT5677_I2S_O_CP_U_LAW (0x1 << 10)
  1051. #define RT5677_I2S_O_CP_A_LAW (0x2 << 10)
  1052. #define RT5677_I2S_I_CP_MASK (0x3 << 8)
  1053. #define RT5677_I2S_I_CP_SFT 8
  1054. #define RT5677_I2S_I_CP_OFF (0x0 << 8)
  1055. #define RT5677_I2S_I_CP_U_LAW (0x1 << 8)
  1056. #define RT5677_I2S_I_CP_A_LAW (0x2 << 8)
  1057. #define RT5677_I2S_BP_MASK (0x1 << 7)
  1058. #define RT5677_I2S_BP_SFT 7
  1059. #define RT5677_I2S_BP_NOR (0x0 << 7)
  1060. #define RT5677_I2S_BP_INV (0x1 << 7)
  1061. #define RT5677_I2S_DL_MASK (0x3 << 2)
  1062. #define RT5677_I2S_DL_SFT 2
  1063. #define RT5677_I2S_DL_16 (0x0 << 2)
  1064. #define RT5677_I2S_DL_20 (0x1 << 2)
  1065. #define RT5677_I2S_DL_24 (0x2 << 2)
  1066. #define RT5677_I2S_DL_8 (0x3 << 2)
  1067. #define RT5677_I2S_DF_MASK (0x3 << 0)
  1068. #define RT5677_I2S_DF_SFT 0
  1069. #define RT5677_I2S_DF_I2S (0x0 << 0)
  1070. #define RT5677_I2S_DF_LEFT (0x1 << 0)
  1071. #define RT5677_I2S_DF_PCM_A (0x2 << 0)
  1072. #define RT5677_I2S_DF_PCM_B (0x3 << 0)
  1073. /* Clock Tree Control 1 (0x73) */
  1074. #define RT5677_I2S_PD1_MASK (0x7 << 12)
  1075. #define RT5677_I2S_PD1_SFT 12
  1076. #define RT5677_I2S_PD1_1 (0x0 << 12)
  1077. #define RT5677_I2S_PD1_2 (0x1 << 12)
  1078. #define RT5677_I2S_PD1_3 (0x2 << 12)
  1079. #define RT5677_I2S_PD1_4 (0x3 << 12)
  1080. #define RT5677_I2S_PD1_6 (0x4 << 12)
  1081. #define RT5677_I2S_PD1_8 (0x5 << 12)
  1082. #define RT5677_I2S_PD1_12 (0x6 << 12)
  1083. #define RT5677_I2S_PD1_16 (0x7 << 12)
  1084. #define RT5677_I2S_BCLK_MS2_MASK (0x1 << 11)
  1085. #define RT5677_I2S_BCLK_MS2_SFT 11
  1086. #define RT5677_I2S_BCLK_MS2_32 (0x0 << 11)
  1087. #define RT5677_I2S_BCLK_MS2_64 (0x1 << 11)
  1088. #define RT5677_I2S_PD2_MASK (0x7 << 8)
  1089. #define RT5677_I2S_PD2_SFT 8
  1090. #define RT5677_I2S_PD2_1 (0x0 << 8)
  1091. #define RT5677_I2S_PD2_2 (0x1 << 8)
  1092. #define RT5677_I2S_PD2_3 (0x2 << 8)
  1093. #define RT5677_I2S_PD2_4 (0x3 << 8)
  1094. #define RT5677_I2S_PD2_6 (0x4 << 8)
  1095. #define RT5677_I2S_PD2_8 (0x5 << 8)
  1096. #define RT5677_I2S_PD2_12 (0x6 << 8)
  1097. #define RT5677_I2S_PD2_16 (0x7 << 8)
  1098. #define RT5677_I2S_BCLK_MS3_MASK (0x1 << 7)
  1099. #define RT5677_I2S_BCLK_MS3_SFT 7
  1100. #define RT5677_I2S_BCLK_MS3_32 (0x0 << 7)
  1101. #define RT5677_I2S_BCLK_MS3_64 (0x1 << 7)
  1102. #define RT5677_I2S_PD3_MASK (0x7 << 4)
  1103. #define RT5677_I2S_PD3_SFT 4
  1104. #define RT5677_I2S_PD3_1 (0x0 << 4)
  1105. #define RT5677_I2S_PD3_2 (0x1 << 4)
  1106. #define RT5677_I2S_PD3_3 (0x2 << 4)
  1107. #define RT5677_I2S_PD3_4 (0x3 << 4)
  1108. #define RT5677_I2S_PD3_6 (0x4 << 4)
  1109. #define RT5677_I2S_PD3_8 (0x5 << 4)
  1110. #define RT5677_I2S_PD3_12 (0x6 << 4)
  1111. #define RT5677_I2S_PD3_16 (0x7 << 4)
  1112. #define RT5677_I2S_BCLK_MS4_MASK (0x1 << 3)
  1113. #define RT5677_I2S_BCLK_MS4_SFT 3
  1114. #define RT5677_I2S_BCLK_MS4_32 (0x0 << 3)
  1115. #define RT5677_I2S_BCLK_MS4_64 (0x1 << 3)
  1116. #define RT5677_I2S_PD4_MASK (0x7 << 0)
  1117. #define RT5677_I2S_PD4_SFT 0
  1118. #define RT5677_I2S_PD4_1 (0x0 << 0)
  1119. #define RT5677_I2S_PD4_2 (0x1 << 0)
  1120. #define RT5677_I2S_PD4_3 (0x2 << 0)
  1121. #define RT5677_I2S_PD4_4 (0x3 << 0)
  1122. #define RT5677_I2S_PD4_6 (0x4 << 0)
  1123. #define RT5677_I2S_PD4_8 (0x5 << 0)
  1124. #define RT5677_I2S_PD4_12 (0x6 << 0)
  1125. #define RT5677_I2S_PD4_16 (0x7 << 0)
  1126. /* Clock Tree Control 2 (0x74) */
  1127. #define RT5677_I2S_PD5_MASK (0x7 << 12)
  1128. #define RT5677_I2S_PD5_SFT 12
  1129. #define RT5677_I2S_PD5_1 (0x0 << 12)
  1130. #define RT5677_I2S_PD5_2 (0x1 << 12)
  1131. #define RT5677_I2S_PD5_3 (0x2 << 12)
  1132. #define RT5677_I2S_PD5_4 (0x3 << 12)
  1133. #define RT5677_I2S_PD5_6 (0x4 << 12)
  1134. #define RT5677_I2S_PD5_8 (0x5 << 12)
  1135. #define RT5677_I2S_PD5_12 (0x6 << 12)
  1136. #define RT5677_I2S_PD5_16 (0x7 << 12)
  1137. #define RT5677_I2S_PD6_MASK (0x7 << 8)
  1138. #define RT5677_I2S_PD6_SFT 8
  1139. #define RT5677_I2S_PD6_1 (0x0 << 8)
  1140. #define RT5677_I2S_PD6_2 (0x1 << 8)
  1141. #define RT5677_I2S_PD6_3 (0x2 << 8)
  1142. #define RT5677_I2S_PD6_4 (0x3 << 8)
  1143. #define RT5677_I2S_PD6_6 (0x4 << 8)
  1144. #define RT5677_I2S_PD6_8 (0x5 << 8)
  1145. #define RT5677_I2S_PD6_12 (0x6 << 8)
  1146. #define RT5677_I2S_PD6_16 (0x7 << 8)
  1147. #define RT5677_I2S_PD7_MASK (0x7 << 4)
  1148. #define RT5677_I2S_PD7_SFT 4
  1149. #define RT5677_I2S_PD7_1 (0x0 << 4)
  1150. #define RT5677_I2S_PD7_2 (0x1 << 4)
  1151. #define RT5677_I2S_PD7_3 (0x2 << 4)
  1152. #define RT5677_I2S_PD7_4 (0x3 << 4)
  1153. #define RT5677_I2S_PD7_6 (0x4 << 4)
  1154. #define RT5677_I2S_PD7_8 (0x5 << 4)
  1155. #define RT5677_I2S_PD7_12 (0x6 << 4)
  1156. #define RT5677_I2S_PD7_16 (0x7 << 4)
  1157. #define RT5677_I2S_PD8_MASK (0x7 << 0)
  1158. #define RT5677_I2S_PD8_SFT 0
  1159. #define RT5677_I2S_PD8_1 (0x0 << 0)
  1160. #define RT5677_I2S_PD8_2 (0x1 << 0)
  1161. #define RT5677_I2S_PD8_3 (0x2 << 0)
  1162. #define RT5677_I2S_PD8_4 (0x3 << 0)
  1163. #define RT5677_I2S_PD8_6 (0x4 << 0)
  1164. #define RT5677_I2S_PD8_8 (0x5 << 0)
  1165. #define RT5677_I2S_PD8_12 (0x6 << 0)
  1166. #define RT5677_I2S_PD8_16 (0x7 << 0)
  1167. /* Clock Tree Control 3 (0x75) */
  1168. #define RT5677_DSP_ASRC_O_MASK (0x3 << 6)
  1169. #define RT5677_DSP_ASRC_O_SFT 6
  1170. #define RT5677_DSP_ASRC_O_1_0 (0x0 << 6)
  1171. #define RT5677_DSP_ASRC_O_1_5 (0x1 << 6)
  1172. #define RT5677_DSP_ASRC_O_2_0 (0x2 << 6)
  1173. #define RT5677_DSP_ASRC_O_3_0 (0x3 << 6)
  1174. #define RT5677_DSP_ASRC_I_MASK (0x3 << 4)
  1175. #define RT5677_DSP_ASRC_I_SFT 4
  1176. #define RT5677_DSP_ASRC_I_1_0 (0x0 << 4)
  1177. #define RT5677_DSP_ASRC_I_1_5 (0x1 << 4)
  1178. #define RT5677_DSP_ASRC_I_2_0 (0x2 << 4)
  1179. #define RT5677_DSP_ASRC_I_3_0 (0x3 << 4)
  1180. #define RT5677_DSP_BUS_PD_MASK (0x7 << 0)
  1181. #define RT5677_DSP_BUS_PD_SFT 0
  1182. #define RT5677_DSP_BUS_PD_1 (0x0 << 0)
  1183. #define RT5677_DSP_BUS_PD_2 (0x1 << 0)
  1184. #define RT5677_DSP_BUS_PD_3 (0x2 << 0)
  1185. #define RT5677_DSP_BUS_PD_4 (0x3 << 0)
  1186. #define RT5677_DSP_BUS_PD_6 (0x4 << 0)
  1187. #define RT5677_DSP_BUS_PD_8 (0x5 << 0)
  1188. #define RT5677_DSP_BUS_PD_12 (0x6 << 0)
  1189. #define RT5677_DSP_BUS_PD_16 (0x7 << 0)
  1190. #define RT5677_PLL_INP_MAX 40000000
  1191. #define RT5677_PLL_INP_MIN 2048000
  1192. /* PLL M/N/K Code Control 1 (0x7a 0x7c) */
  1193. #define RT5677_PLL_N_MAX 0x1ff
  1194. #define RT5677_PLL_N_MASK (RT5677_PLL_N_MAX << 7)
  1195. #define RT5677_PLL_N_SFT 7
  1196. #define RT5677_PLL_K_BP (0x1 << 5)
  1197. #define RT5677_PLL_K_BP_SFT 5
  1198. #define RT5677_PLL_K_MAX 0x1f
  1199. #define RT5677_PLL_K_MASK (RT5677_PLL_K_MAX)
  1200. #define RT5677_PLL_K_SFT 0
  1201. /* PLL M/N/K Code Control 2 (0x7b 0x7d) */
  1202. #define RT5677_PLL_M_MAX 0xf
  1203. #define RT5677_PLL_M_MASK (RT5677_PLL_M_MAX << 12)
  1204. #define RT5677_PLL_M_SFT 12
  1205. #define RT5677_PLL_M_BP (0x1 << 11)
  1206. #define RT5677_PLL_M_BP_SFT 11
  1207. /* Global Clock Control 1 (0x80) */
  1208. #define RT5677_SCLK_SRC_MASK (0x3 << 14)
  1209. #define RT5677_SCLK_SRC_SFT 14
  1210. #define RT5677_SCLK_SRC_MCLK (0x0 << 14)
  1211. #define RT5677_SCLK_SRC_PLL1 (0x1 << 14)
  1212. #define RT5677_SCLK_SRC_RCCLK (0x2 << 14) /* 25MHz */
  1213. #define RT5677_SCLK_SRC_SLIM (0x3 << 14)
  1214. #define RT5677_PLL1_SRC_MASK (0x7 << 11)
  1215. #define RT5677_PLL1_SRC_SFT 11
  1216. #define RT5677_PLL1_SRC_MCLK (0x0 << 11)
  1217. #define RT5677_PLL1_SRC_BCLK1 (0x1 << 11)
  1218. #define RT5677_PLL1_SRC_BCLK2 (0x2 << 11)
  1219. #define RT5677_PLL1_SRC_BCLK3 (0x3 << 11)
  1220. #define RT5677_PLL1_SRC_BCLK4 (0x4 << 11)
  1221. #define RT5677_PLL1_SRC_RCCLK (0x5 << 11)
  1222. #define RT5677_PLL1_SRC_SLIM (0x6 << 11)
  1223. #define RT5677_MCLK_SRC_MASK (0x1 << 10)
  1224. #define RT5677_MCLK_SRC_SFT 10
  1225. #define RT5677_MCLK1_SRC (0x0 << 10)
  1226. #define RT5677_MCLK2_SRC (0x1 << 10)
  1227. #define RT5677_PLL1_PD_MASK (0x1 << 8)
  1228. #define RT5677_PLL1_PD_SFT 8
  1229. #define RT5677_PLL1_PD_1 (0x0 << 8)
  1230. #define RT5677_PLL1_PD_2 (0x1 << 8)
  1231. #define RT5677_DAC_OSR_MASK (0x3 << 6)
  1232. #define RT5677_DAC_OSR_SFT 6
  1233. #define RT5677_DAC_OSR_128 (0x0 << 6)
  1234. #define RT5677_DAC_OSR_64 (0x1 << 6)
  1235. #define RT5677_DAC_OSR_32 (0x2 << 6)
  1236. #define RT5677_ADC_OSR_MASK (0x3 << 4)
  1237. #define RT5677_ADC_OSR_SFT 4
  1238. #define RT5677_ADC_OSR_128 (0x0 << 4)
  1239. #define RT5677_ADC_OSR_64 (0x1 << 4)
  1240. #define RT5677_ADC_OSR_32 (0x2 << 4)
  1241. /* Global Clock Control 2 (0x81) */
  1242. #define RT5677_PLL2_PR_SRC_MASK (0x1 << 15)
  1243. #define RT5677_PLL2_PR_SRC_SFT 15
  1244. #define RT5677_PLL2_PR_SRC_MCLK1 (0x0 << 15)
  1245. #define RT5677_PLL2_PR_SRC_MCLK2 (0x1 << 15)
  1246. #define RT5677_PLL2_SRC_MASK (0x7 << 12)
  1247. #define RT5677_PLL2_SRC_SFT 12
  1248. #define RT5677_PLL2_SRC_MCLK (0x0 << 12)
  1249. #define RT5677_PLL2_SRC_BCLK1 (0x1 << 12)
  1250. #define RT5677_PLL2_SRC_BCLK2 (0x2 << 12)
  1251. #define RT5677_PLL2_SRC_BCLK3 (0x3 << 12)
  1252. #define RT5677_PLL2_SRC_BCLK4 (0x4 << 12)
  1253. #define RT5677_PLL2_SRC_RCCLK (0x5 << 12)
  1254. #define RT5677_PLL2_SRC_SLIM (0x6 << 12)
  1255. #define RT5677_DSP_ASRC_O_SRC (0x3 << 10)
  1256. #define RT5677_DSP_ASRC_O_SRC_SFT 10
  1257. #define RT5677_DSP_ASRC_O_MCLK (0x0 << 10)
  1258. #define RT5677_DSP_ASRC_O_PLL1 (0x1 << 10)
  1259. #define RT5677_DSP_ASRC_O_SLIM (0x2 << 10)
  1260. #define RT5677_DSP_ASRC_O_RCCLK (0x3 << 10)
  1261. #define RT5677_DSP_ASRC_I_SRC (0x3 << 8)
  1262. #define RT5677_DSP_ASRC_I_SRC_SFT 8
  1263. #define RT5677_DSP_ASRC_I_MCLK (0x0 << 8)
  1264. #define RT5677_DSP_ASRC_I_PLL1 (0x1 << 8)
  1265. #define RT5677_DSP_ASRC_I_SLIM (0x2 << 8)
  1266. #define RT5677_DSP_ASRC_I_RCCLK (0x3 << 8)
  1267. #define RT5677_DSP_CLK_SRC_MASK (0x1 << 7)
  1268. #define RT5677_DSP_CLK_SRC_SFT 7
  1269. #define RT5677_DSP_CLK_SRC_PLL2 (0x0 << 7)
  1270. #define RT5677_DSP_CLK_SRC_BYPASS (0x1 << 7)
  1271. /* VAD Function Control 4 (0x9f) */
  1272. #define RT5677_VAD_SRC_MASK (0x7 << 8)
  1273. #define RT5677_VAD_SRC_SFT 8
  1274. /* DSP InBound Control (0xa3) */
  1275. #define RT5677_IB01_SRC_MASK (0x7 << 12)
  1276. #define RT5677_IB01_SRC_SFT 12
  1277. #define RT5677_IB23_SRC_MASK (0x7 << 8)
  1278. #define RT5677_IB23_SRC_SFT 8
  1279. #define RT5677_IB45_SRC_MASK (0x7 << 4)
  1280. #define RT5677_IB45_SRC_SFT 4
  1281. #define RT5677_IB6_SRC_MASK (0x7 << 0)
  1282. #define RT5677_IB6_SRC_SFT 0
  1283. /* DSP InBound Control (0xa4) */
  1284. #define RT5677_IB7_SRC_MASK (0x7 << 12)
  1285. #define RT5677_IB7_SRC_SFT 12
  1286. #define RT5677_IB8_SRC_MASK (0x7 << 8)
  1287. #define RT5677_IB8_SRC_SFT 8
  1288. #define RT5677_IB9_SRC_MASK (0x7 << 4)
  1289. #define RT5677_IB9_SRC_SFT 4
  1290. /* DSP In/OutBound Control (0xa5) */
  1291. #define RT5677_SEL_SRC_OB23 (0x1 << 4)
  1292. #define RT5677_SEL_SRC_OB23_SFT 4
  1293. #define RT5677_SEL_SRC_OB01 (0x1 << 3)
  1294. #define RT5677_SEL_SRC_OB01_SFT 3
  1295. #define RT5677_SEL_SRC_IB45 (0x1 << 2)
  1296. #define RT5677_SEL_SRC_IB45_SFT 2
  1297. #define RT5677_SEL_SRC_IB23 (0x1 << 1)
  1298. #define RT5677_SEL_SRC_IB23_SFT 1
  1299. #define RT5677_SEL_SRC_IB01 (0x1 << 0)
  1300. #define RT5677_SEL_SRC_IB01_SFT 0
  1301. /* GPIO status (0xbf) */
  1302. #define RT5677_GPIO6_STATUS_MASK (0x1 << 5)
  1303. #define RT5677_GPIO6_STATUS_SFT 5
  1304. #define RT5677_GPIO5_STATUS_MASK (0x1 << 4)
  1305. #define RT5677_GPIO5_STATUS_SFT 4
  1306. #define RT5677_GPIO4_STATUS_MASK (0x1 << 3)
  1307. #define RT5677_GPIO4_STATUS_SFT 3
  1308. #define RT5677_GPIO3_STATUS_MASK (0x1 << 2)
  1309. #define RT5677_GPIO3_STATUS_SFT 2
  1310. #define RT5677_GPIO2_STATUS_MASK (0x1 << 1)
  1311. #define RT5677_GPIO2_STATUS_SFT 1
  1312. #define RT5677_GPIO1_STATUS_MASK (0x1 << 0)
  1313. #define RT5677_GPIO1_STATUS_SFT 0
  1314. /* GPIO Control 1 (0xc0) */
  1315. #define RT5677_GPIO1_PIN_MASK (0x1 << 15)
  1316. #define RT5677_GPIO1_PIN_SFT 15
  1317. #define RT5677_GPIO1_PIN_GPIO1 (0x0 << 15)
  1318. #define RT5677_GPIO1_PIN_IRQ (0x1 << 15)
  1319. #define RT5677_IPTV_MODE_MASK (0x1 << 14)
  1320. #define RT5677_IPTV_MODE_SFT 14
  1321. #define RT5677_IPTV_MODE_GPIO (0x0 << 14)
  1322. #define RT5677_IPTV_MODE_IPTV (0x1 << 14)
  1323. #define RT5677_FUNC_MODE_MASK (0x1 << 13)
  1324. #define RT5677_FUNC_MODE_SFT 13
  1325. #define RT5677_FUNC_MODE_DMIC_GPIO (0x0 << 13)
  1326. #define RT5677_FUNC_MODE_JTAG (0x1 << 13)
  1327. /* GPIO Control 2 (0xc1) */
  1328. #define RT5677_GPIO5_DIR_MASK (0x1 << 14)
  1329. #define RT5677_GPIO5_DIR_SFT 14
  1330. #define RT5677_GPIO5_DIR_IN (0x0 << 14)
  1331. #define RT5677_GPIO5_DIR_OUT (0x1 << 14)
  1332. #define RT5677_GPIO5_OUT_MASK (0x1 << 13)
  1333. #define RT5677_GPIO5_OUT_SFT 13
  1334. #define RT5677_GPIO5_OUT_LO (0x0 << 13)
  1335. #define RT5677_GPIO5_OUT_HI (0x1 << 13)
  1336. #define RT5677_GPIO5_P_MASK (0x1 << 12)
  1337. #define RT5677_GPIO5_P_SFT 12
  1338. #define RT5677_GPIO5_P_NOR (0x0 << 12)
  1339. #define RT5677_GPIO5_P_INV (0x1 << 12)
  1340. #define RT5677_GPIO4_DIR_MASK (0x1 << 11)
  1341. #define RT5677_GPIO4_DIR_SFT 11
  1342. #define RT5677_GPIO4_DIR_IN (0x0 << 11)
  1343. #define RT5677_GPIO4_DIR_OUT (0x1 << 11)
  1344. #define RT5677_GPIO4_OUT_MASK (0x1 << 10)
  1345. #define RT5677_GPIO4_OUT_SFT 10
  1346. #define RT5677_GPIO4_OUT_LO (0x0 << 10)
  1347. #define RT5677_GPIO4_OUT_HI (0x1 << 10)
  1348. #define RT5677_GPIO4_P_MASK (0x1 << 9)
  1349. #define RT5677_GPIO4_P_SFT 9
  1350. #define RT5677_GPIO4_P_NOR (0x0 << 9)
  1351. #define RT5677_GPIO4_P_INV (0x1 << 9)
  1352. #define RT5677_GPIO3_DIR_MASK (0x1 << 8)
  1353. #define RT5677_GPIO3_DIR_SFT 8
  1354. #define RT5677_GPIO3_DIR_IN (0x0 << 8)
  1355. #define RT5677_GPIO3_DIR_OUT (0x1 << 8)
  1356. #define RT5677_GPIO3_OUT_MASK (0x1 << 7)
  1357. #define RT5677_GPIO3_OUT_SFT 7
  1358. #define RT5677_GPIO3_OUT_LO (0x0 << 7)
  1359. #define RT5677_GPIO3_OUT_HI (0x1 << 7)
  1360. #define RT5677_GPIO3_P_MASK (0x1 << 6)
  1361. #define RT5677_GPIO3_P_SFT 6
  1362. #define RT5677_GPIO3_P_NOR (0x0 << 6)
  1363. #define RT5677_GPIO3_P_INV (0x1 << 6)
  1364. #define RT5677_GPIO2_DIR_MASK (0x1 << 5)
  1365. #define RT5677_GPIO2_DIR_SFT 5
  1366. #define RT5677_GPIO2_DIR_IN (0x0 << 5)
  1367. #define RT5677_GPIO2_DIR_OUT (0x1 << 5)
  1368. #define RT5677_GPIO2_OUT_MASK (0x1 << 4)
  1369. #define RT5677_GPIO2_OUT_SFT 4
  1370. #define RT5677_GPIO2_OUT_LO (0x0 << 4)
  1371. #define RT5677_GPIO2_OUT_HI (0x1 << 4)
  1372. #define RT5677_GPIO2_P_MASK (0x1 << 3)
  1373. #define RT5677_GPIO2_P_SFT 3
  1374. #define RT5677_GPIO2_P_NOR (0x0 << 3)
  1375. #define RT5677_GPIO2_P_INV (0x1 << 3)
  1376. #define RT5677_GPIO1_DIR_MASK (0x1 << 2)
  1377. #define RT5677_GPIO1_DIR_SFT 2
  1378. #define RT5677_GPIO1_DIR_IN (0x0 << 2)
  1379. #define RT5677_GPIO1_DIR_OUT (0x1 << 2)
  1380. #define RT5677_GPIO1_OUT_MASK (0x1 << 1)
  1381. #define RT5677_GPIO1_OUT_SFT 1
  1382. #define RT5677_GPIO1_OUT_LO (0x0 << 1)
  1383. #define RT5677_GPIO1_OUT_HI (0x1 << 1)
  1384. #define RT5677_GPIO1_P_MASK (0x1 << 0)
  1385. #define RT5677_GPIO1_P_SFT 0
  1386. #define RT5677_GPIO1_P_NOR (0x0 << 0)
  1387. #define RT5677_GPIO1_P_INV (0x1 << 0)
  1388. /* GPIO Control 3 (0xc2) */
  1389. #define RT5677_GPIO6_DIR_MASK (0x1 << 2)
  1390. #define RT5677_GPIO6_DIR_SFT 2
  1391. #define RT5677_GPIO6_DIR_IN (0x0 << 2)
  1392. #define RT5677_GPIO6_DIR_OUT (0x1 << 2)
  1393. #define RT5677_GPIO6_OUT_MASK (0x1 << 1)
  1394. #define RT5677_GPIO6_OUT_SFT 1
  1395. #define RT5677_GPIO6_OUT_LO (0x0 << 1)
  1396. #define RT5677_GPIO6_OUT_HI (0x1 << 1)
  1397. #define RT5677_GPIO6_P_MASK (0x1 << 0)
  1398. #define RT5677_GPIO6_P_SFT 0
  1399. #define RT5677_GPIO6_P_NOR (0x0 << 0)
  1400. #define RT5677_GPIO6_P_INV (0x1 << 0)
  1401. /* Virtual DSP Mixer Control (0xf7 0xf8 0xf9) */
  1402. #define RT5677_DSP_IB_01_H (0x1 << 15)
  1403. #define RT5677_DSP_IB_01_H_SFT 15
  1404. #define RT5677_DSP_IB_23_H (0x1 << 14)
  1405. #define RT5677_DSP_IB_23_H_SFT 14
  1406. #define RT5677_DSP_IB_45_H (0x1 << 13)
  1407. #define RT5677_DSP_IB_45_H_SFT 13
  1408. #define RT5677_DSP_IB_6_H (0x1 << 12)
  1409. #define RT5677_DSP_IB_6_H_SFT 12
  1410. #define RT5677_DSP_IB_7_H (0x1 << 11)
  1411. #define RT5677_DSP_IB_7_H_SFT 11
  1412. #define RT5677_DSP_IB_8_H (0x1 << 10)
  1413. #define RT5677_DSP_IB_8_H_SFT 10
  1414. #define RT5677_DSP_IB_9_H (0x1 << 9)
  1415. #define RT5677_DSP_IB_9_H_SFT 9
  1416. #define RT5677_DSP_IB_01_L (0x1 << 7)
  1417. #define RT5677_DSP_IB_01_L_SFT 7
  1418. #define RT5677_DSP_IB_23_L (0x1 << 6)
  1419. #define RT5677_DSP_IB_23_L_SFT 6
  1420. #define RT5677_DSP_IB_45_L (0x1 << 5)
  1421. #define RT5677_DSP_IB_45_L_SFT 5
  1422. #define RT5677_DSP_IB_6_L (0x1 << 4)
  1423. #define RT5677_DSP_IB_6_L_SFT 4
  1424. #define RT5677_DSP_IB_7_L (0x1 << 3)
  1425. #define RT5677_DSP_IB_7_L_SFT 3
  1426. #define RT5677_DSP_IB_8_L (0x1 << 2)
  1427. #define RT5677_DSP_IB_8_L_SFT 2
  1428. #define RT5677_DSP_IB_9_L (0x1 << 1)
  1429. #define RT5677_DSP_IB_9_L_SFT 1
  1430. /* General Control2 (0xfc)*/
  1431. #define RT5677_GPIO5_FUNC_MASK (0x1 << 9)
  1432. #define RT5677_GPIO5_FUNC_GPIO (0x0 << 9)
  1433. #define RT5677_GPIO5_FUNC_DMIC (0x1 << 9)
  1434. /* System Clock Source */
  1435. enum {
  1436. RT5677_SCLK_S_MCLK,
  1437. RT5677_SCLK_S_PLL1,
  1438. RT5677_SCLK_S_RCCLK,
  1439. };
  1440. /* PLL1 Source */
  1441. enum {
  1442. RT5677_PLL1_S_MCLK,
  1443. RT5677_PLL1_S_BCLK1,
  1444. RT5677_PLL1_S_BCLK2,
  1445. RT5677_PLL1_S_BCLK3,
  1446. RT5677_PLL1_S_BCLK4,
  1447. };
  1448. enum {
  1449. RT5677_AIF1,
  1450. RT5677_AIF2,
  1451. RT5677_AIF3,
  1452. RT5677_AIF4,
  1453. RT5677_AIF5,
  1454. RT5677_AIFS,
  1455. };
  1456. enum {
  1457. RT5677_GPIO1,
  1458. RT5677_GPIO2,
  1459. RT5677_GPIO3,
  1460. RT5677_GPIO4,
  1461. RT5677_GPIO5,
  1462. RT5677_GPIO6,
  1463. RT5677_GPIO_NUM,
  1464. };
  1465. struct rt5677_priv {
  1466. struct snd_soc_codec *codec;
  1467. struct rt5677_platform_data pdata;
  1468. struct regmap *regmap;
  1469. int sysclk;
  1470. int sysclk_src;
  1471. int lrck[RT5677_AIFS];
  1472. int bclk[RT5677_AIFS];
  1473. int master[RT5677_AIFS];
  1474. int pll_src;
  1475. int pll_in;
  1476. int pll_out;
  1477. int pow_ldo2; /* POW_LDO2 pin */
  1478. #ifdef CONFIG_GPIOLIB
  1479. struct gpio_chip gpio_chip;
  1480. #endif
  1481. };
  1482. #endif /* __RT5677_H__ */