wm8990.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/regmap.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. /* codec private data */
  30. struct wm8990_priv {
  31. struct regmap *regmap;
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. static bool wm8990_volatile_register(struct device *dev, unsigned int reg)
  36. {
  37. switch (reg) {
  38. case WM8990_RESET:
  39. return 1;
  40. default:
  41. return 0;
  42. }
  43. }
  44. static const struct reg_default wm8990_reg_defaults[] = {
  45. { 1, 0x0000 }, /* R1 - Power Management (1) */
  46. { 2, 0x6000 }, /* R2 - Power Management (2) */
  47. { 3, 0x0000 }, /* R3 - Power Management (3) */
  48. { 4, 0x4050 }, /* R4 - Audio Interface (1) */
  49. { 5, 0x4000 }, /* R5 - Audio Interface (2) */
  50. { 6, 0x01C8 }, /* R6 - Clocking (1) */
  51. { 7, 0x0000 }, /* R7 - Clocking (2) */
  52. { 8, 0x0040 }, /* R8 - Audio Interface (3) */
  53. { 9, 0x0040 }, /* R9 - Audio Interface (4) */
  54. { 10, 0x0004 }, /* R10 - DAC CTRL */
  55. { 11, 0x00C0 }, /* R11 - Left DAC Digital Volume */
  56. { 12, 0x00C0 }, /* R12 - Right DAC Digital Volume */
  57. { 13, 0x0000 }, /* R13 - Digital Side Tone */
  58. { 14, 0x0100 }, /* R14 - ADC CTRL */
  59. { 15, 0x00C0 }, /* R15 - Left ADC Digital Volume */
  60. { 16, 0x00C0 }, /* R16 - Right ADC Digital Volume */
  61. { 18, 0x0000 }, /* R18 - GPIO CTRL 1 */
  62. { 19, 0x1000 }, /* R19 - GPIO1 & GPIO2 */
  63. { 20, 0x1010 }, /* R20 - GPIO3 & GPIO4 */
  64. { 21, 0x1010 }, /* R21 - GPIO5 & GPIO6 */
  65. { 22, 0x8000 }, /* R22 - GPIOCTRL 2 */
  66. { 23, 0x0800 }, /* R23 - GPIO_POL */
  67. { 24, 0x008B }, /* R24 - Left Line Input 1&2 Volume */
  68. { 25, 0x008B }, /* R25 - Left Line Input 3&4 Volume */
  69. { 26, 0x008B }, /* R26 - Right Line Input 1&2 Volume */
  70. { 27, 0x008B }, /* R27 - Right Line Input 3&4 Volume */
  71. { 28, 0x0000 }, /* R28 - Left Output Volume */
  72. { 29, 0x0000 }, /* R29 - Right Output Volume */
  73. { 30, 0x0066 }, /* R30 - Line Outputs Volume */
  74. { 31, 0x0022 }, /* R31 - Out3/4 Volume */
  75. { 32, 0x0079 }, /* R32 - Left OPGA Volume */
  76. { 33, 0x0079 }, /* R33 - Right OPGA Volume */
  77. { 34, 0x0003 }, /* R34 - Speaker Volume */
  78. { 35, 0x0003 }, /* R35 - ClassD1 */
  79. { 37, 0x0100 }, /* R37 - ClassD3 */
  80. { 38, 0x0079 }, /* R38 - ClassD4 */
  81. { 39, 0x0000 }, /* R39 - Input Mixer1 */
  82. { 40, 0x0000 }, /* R40 - Input Mixer2 */
  83. { 41, 0x0000 }, /* R41 - Input Mixer3 */
  84. { 42, 0x0000 }, /* R42 - Input Mixer4 */
  85. { 43, 0x0000 }, /* R43 - Input Mixer5 */
  86. { 44, 0x0000 }, /* R44 - Input Mixer6 */
  87. { 45, 0x0000 }, /* R45 - Output Mixer1 */
  88. { 46, 0x0000 }, /* R46 - Output Mixer2 */
  89. { 47, 0x0000 }, /* R47 - Output Mixer3 */
  90. { 48, 0x0000 }, /* R48 - Output Mixer4 */
  91. { 49, 0x0000 }, /* R49 - Output Mixer5 */
  92. { 50, 0x0000 }, /* R50 - Output Mixer6 */
  93. { 51, 0x0180 }, /* R51 - Out3/4 Mixer */
  94. { 52, 0x0000 }, /* R52 - Line Mixer1 */
  95. { 53, 0x0000 }, /* R53 - Line Mixer2 */
  96. { 54, 0x0000 }, /* R54 - Speaker Mixer */
  97. { 55, 0x0000 }, /* R55 - Additional Control */
  98. { 56, 0x0000 }, /* R56 - AntiPOP1 */
  99. { 57, 0x0000 }, /* R57 - AntiPOP2 */
  100. { 58, 0x0000 }, /* R58 - MICBIAS */
  101. { 60, 0x0008 }, /* R60 - PLL1 */
  102. { 61, 0x0031 }, /* R61 - PLL2 */
  103. { 62, 0x0026 }, /* R62 - PLL3 */
  104. };
  105. #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
  106. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  107. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  108. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
  109. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  110. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  111. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  112. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  113. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  114. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  115. struct snd_ctl_elem_value *ucontrol)
  116. {
  117. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  118. struct soc_mixer_control *mc =
  119. (struct soc_mixer_control *)kcontrol->private_value;
  120. int reg = mc->reg;
  121. int ret;
  122. u16 val;
  123. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  124. if (ret < 0)
  125. return ret;
  126. /* now hit the volume update bits (always bit 8) */
  127. val = snd_soc_read(codec, reg);
  128. return snd_soc_write(codec, reg, val | 0x0100);
  129. }
  130. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  131. tlv_array) \
  132. SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \
  133. snd_soc_get_volsw, wm899x_outpga_put_volsw_vu, tlv_array)
  134. static const char *wm8990_digital_sidetone[] =
  135. {"None", "Left ADC", "Right ADC", "Reserved"};
  136. static SOC_ENUM_SINGLE_DECL(wm8990_left_digital_sidetone_enum,
  137. WM8990_DIGITAL_SIDE_TONE,
  138. WM8990_ADC_TO_DACL_SHIFT,
  139. wm8990_digital_sidetone);
  140. static SOC_ENUM_SINGLE_DECL(wm8990_right_digital_sidetone_enum,
  141. WM8990_DIGITAL_SIDE_TONE,
  142. WM8990_ADC_TO_DACR_SHIFT,
  143. wm8990_digital_sidetone);
  144. static const char *wm8990_adcmode[] =
  145. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  146. static SOC_ENUM_SINGLE_DECL(wm8990_right_adcmode_enum,
  147. WM8990_ADC_CTRL,
  148. WM8990_ADC_HPF_CUT_SHIFT,
  149. wm8990_adcmode);
  150. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  151. /* INMIXL */
  152. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  153. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  154. /* INMIXR */
  155. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  156. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  157. /* LOMIX */
  158. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  159. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  160. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  161. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  162. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  163. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  164. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  165. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  166. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  167. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  168. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  169. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  170. /* ROMIX */
  171. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  172. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  173. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  174. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  175. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  176. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  177. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  178. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  179. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  180. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  181. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  182. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  183. /* LOUT */
  184. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  185. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  186. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  187. /* ROUT */
  188. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  189. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  190. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  191. /* LOPGA */
  192. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  193. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  194. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  195. WM8990_LOPGAZC_BIT, 1, 0),
  196. /* ROPGA */
  197. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  198. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  199. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  200. WM8990_ROPGAZC_BIT, 1, 0),
  201. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  202. WM8990_LONMUTE_BIT, 1, 0),
  203. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  204. WM8990_LOPMUTE_BIT, 1, 0),
  205. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  206. WM8990_LOATTN_BIT, 1, 0),
  207. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  208. WM8990_RONMUTE_BIT, 1, 0),
  209. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  210. WM8990_ROPMUTE_BIT, 1, 0),
  211. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  212. WM8990_ROATTN_BIT, 1, 0),
  213. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  214. WM8990_OUT3MUTE_BIT, 1, 0),
  215. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  216. WM8990_OUT3ATTN_BIT, 1, 0),
  217. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  218. WM8990_OUT4MUTE_BIT, 1, 0),
  219. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  220. WM8990_OUT4ATTN_BIT, 1, 0),
  221. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  222. WM8990_CDMODE_BIT, 1, 0),
  223. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  224. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  225. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  226. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  227. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  228. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  229. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  230. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  231. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  232. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  233. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  234. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  235. WM8990_DACL_VOL_SHIFT,
  236. WM8990_DACL_VOL_MASK,
  237. 0,
  238. out_dac_tlv),
  239. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  240. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  241. WM8990_DACR_VOL_SHIFT,
  242. WM8990_DACR_VOL_MASK,
  243. 0,
  244. out_dac_tlv),
  245. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  246. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  247. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  248. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  249. out_sidetone_tlv),
  250. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  251. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  252. out_sidetone_tlv),
  253. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  254. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  255. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  256. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  257. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  258. WM8990_ADCL_VOL_SHIFT,
  259. WM8990_ADCL_VOL_MASK,
  260. 0,
  261. in_adc_tlv),
  262. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  263. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  264. WM8990_ADCR_VOL_SHIFT,
  265. WM8990_ADCR_VOL_MASK,
  266. 0,
  267. in_adc_tlv),
  268. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  269. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  270. WM8990_LIN12VOL_SHIFT,
  271. WM8990_LIN12VOL_MASK,
  272. 0,
  273. in_pga_tlv),
  274. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  275. WM8990_LI12ZC_BIT, 1, 0),
  276. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  277. WM8990_LI12MUTE_BIT, 1, 0),
  278. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  279. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  280. WM8990_LIN34VOL_SHIFT,
  281. WM8990_LIN34VOL_MASK,
  282. 0,
  283. in_pga_tlv),
  284. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  285. WM8990_LI34ZC_BIT, 1, 0),
  286. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  287. WM8990_LI34MUTE_BIT, 1, 0),
  288. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  289. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  290. WM8990_RIN12VOL_SHIFT,
  291. WM8990_RIN12VOL_MASK,
  292. 0,
  293. in_pga_tlv),
  294. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  295. WM8990_RI12ZC_BIT, 1, 0),
  296. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  297. WM8990_RI12MUTE_BIT, 1, 0),
  298. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  299. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  300. WM8990_RIN34VOL_SHIFT,
  301. WM8990_RIN34VOL_MASK,
  302. 0,
  303. in_pga_tlv),
  304. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  305. WM8990_RI34ZC_BIT, 1, 0),
  306. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  307. WM8990_RI34MUTE_BIT, 1, 0),
  308. };
  309. /*
  310. * _DAPM_ Controls
  311. */
  312. static int outmixer_event(struct snd_soc_dapm_widget *w,
  313. struct snd_kcontrol *kcontrol, int event)
  314. {
  315. u32 reg_shift = kcontrol->private_value & 0xfff;
  316. int ret = 0;
  317. u16 reg;
  318. switch (reg_shift) {
  319. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  320. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
  321. if (reg & WM8990_LDLO) {
  322. printk(KERN_WARNING
  323. "Cannot set as Output Mixer 1 LDLO Set\n");
  324. ret = -1;
  325. }
  326. break;
  327. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  328. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
  329. if (reg & WM8990_RDRO) {
  330. printk(KERN_WARNING
  331. "Cannot set as Output Mixer 2 RDRO Set\n");
  332. ret = -1;
  333. }
  334. break;
  335. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  336. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  337. if (reg & WM8990_LDSPK) {
  338. printk(KERN_WARNING
  339. "Cannot set as Speaker Mixer LDSPK Set\n");
  340. ret = -1;
  341. }
  342. break;
  343. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  344. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  345. if (reg & WM8990_RDSPK) {
  346. printk(KERN_WARNING
  347. "Cannot set as Speaker Mixer RDSPK Set\n");
  348. ret = -1;
  349. }
  350. break;
  351. }
  352. return ret;
  353. }
  354. /* INMIX dB values */
  355. static const unsigned int in_mix_tlv[] = {
  356. TLV_DB_RANGE_HEAD(1),
  357. 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  358. };
  359. /* Left In PGA Connections */
  360. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  361. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  362. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  363. };
  364. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  365. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  366. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  367. };
  368. /* Right In PGA Connections */
  369. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  370. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  371. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  372. };
  373. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  374. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  375. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  376. };
  377. /* INMIXL */
  378. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  379. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  380. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  381. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  382. 7, 0, in_mix_tlv),
  383. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  384. 1, 0),
  385. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  386. 1, 0),
  387. };
  388. /* INMIXR */
  389. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  390. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  391. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  392. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  393. 7, 0, in_mix_tlv),
  394. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  395. 1, 0),
  396. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  397. 1, 0),
  398. };
  399. /* AINLMUX */
  400. static const char *wm8990_ainlmux[] =
  401. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  402. static SOC_ENUM_SINGLE_DECL(wm8990_ainlmux_enum,
  403. WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  404. wm8990_ainlmux);
  405. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  406. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  407. /* DIFFINL */
  408. /* AINRMUX */
  409. static const char *wm8990_ainrmux[] =
  410. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  411. static SOC_ENUM_SINGLE_DECL(wm8990_ainrmux_enum,
  412. WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  413. wm8990_ainrmux);
  414. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  415. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  416. /* RXVOICE */
  417. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  418. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  419. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  420. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  421. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  422. };
  423. /* LOMIX */
  424. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  425. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  426. WM8990_LRBLO_BIT, 1, 0),
  427. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  428. WM8990_LLBLO_BIT, 1, 0),
  429. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  430. WM8990_LRI3LO_BIT, 1, 0),
  431. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  432. WM8990_LLI3LO_BIT, 1, 0),
  433. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  434. WM8990_LR12LO_BIT, 1, 0),
  435. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  436. WM8990_LL12LO_BIT, 1, 0),
  437. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  438. WM8990_LDLO_BIT, 1, 0),
  439. };
  440. /* ROMIX */
  441. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  442. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  443. WM8990_RLBRO_BIT, 1, 0),
  444. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  445. WM8990_RRBRO_BIT, 1, 0),
  446. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  447. WM8990_RLI3RO_BIT, 1, 0),
  448. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  449. WM8990_RRI3RO_BIT, 1, 0),
  450. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  451. WM8990_RL12RO_BIT, 1, 0),
  452. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  453. WM8990_RR12RO_BIT, 1, 0),
  454. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  455. WM8990_RDRO_BIT, 1, 0),
  456. };
  457. /* LONMIX */
  458. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  459. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  460. WM8990_LLOPGALON_BIT, 1, 0),
  461. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  462. WM8990_LROPGALON_BIT, 1, 0),
  463. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  464. WM8990_LOPLON_BIT, 1, 0),
  465. };
  466. /* LOPMIX */
  467. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  468. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  469. WM8990_LR12LOP_BIT, 1, 0),
  470. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  471. WM8990_LL12LOP_BIT, 1, 0),
  472. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  473. WM8990_LLOPGALOP_BIT, 1, 0),
  474. };
  475. /* RONMIX */
  476. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  477. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  478. WM8990_RROPGARON_BIT, 1, 0),
  479. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  480. WM8990_RLOPGARON_BIT, 1, 0),
  481. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  482. WM8990_ROPRON_BIT, 1, 0),
  483. };
  484. /* ROPMIX */
  485. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  486. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  487. WM8990_RL12ROP_BIT, 1, 0),
  488. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  489. WM8990_RR12ROP_BIT, 1, 0),
  490. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  491. WM8990_RROPGAROP_BIT, 1, 0),
  492. };
  493. /* OUT3MIX */
  494. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  495. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  496. WM8990_LI4O3_BIT, 1, 0),
  497. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  498. WM8990_LPGAO3_BIT, 1, 0),
  499. };
  500. /* OUT4MIX */
  501. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  502. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  503. WM8990_RPGAO4_BIT, 1, 0),
  504. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  505. WM8990_RI4O4_BIT, 1, 0),
  506. };
  507. /* SPKMIX */
  508. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  509. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  510. WM8990_LI2SPK_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  512. WM8990_LB2SPK_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  514. WM8990_LOPGASPK_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  516. WM8990_LDSPK_BIT, 1, 0),
  517. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  518. WM8990_RDSPK_BIT, 1, 0),
  519. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  520. WM8990_ROPGASPK_BIT, 1, 0),
  521. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  522. WM8990_RL12ROP_BIT, 1, 0),
  523. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  524. WM8990_RI2SPK_BIT, 1, 0),
  525. };
  526. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  527. /* Input Side */
  528. /* Input Lines */
  529. SND_SOC_DAPM_INPUT("LIN1"),
  530. SND_SOC_DAPM_INPUT("LIN2"),
  531. SND_SOC_DAPM_INPUT("LIN3"),
  532. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  533. SND_SOC_DAPM_INPUT("RIN3"),
  534. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  535. SND_SOC_DAPM_INPUT("RIN1"),
  536. SND_SOC_DAPM_INPUT("RIN2"),
  537. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  538. SND_SOC_DAPM_SUPPLY("INL", WM8990_POWER_MANAGEMENT_2, WM8990_AINL_ENA_BIT, 0,
  539. NULL, 0),
  540. SND_SOC_DAPM_SUPPLY("INR", WM8990_POWER_MANAGEMENT_2, WM8990_AINR_ENA_BIT, 0,
  541. NULL, 0),
  542. /* DACs */
  543. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  544. WM8990_ADCL_ENA_BIT, 0),
  545. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  546. WM8990_ADCR_ENA_BIT, 0),
  547. /* Input PGAs */
  548. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  549. 0, &wm8990_dapm_lin12_pga_controls[0],
  550. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  551. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  552. 0, &wm8990_dapm_lin34_pga_controls[0],
  553. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  554. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  555. 0, &wm8990_dapm_rin12_pga_controls[0],
  556. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  557. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  558. 0, &wm8990_dapm_rin34_pga_controls[0],
  559. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  560. /* INMIXL */
  561. SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
  562. &wm8990_dapm_inmixl_controls[0],
  563. ARRAY_SIZE(wm8990_dapm_inmixl_controls)),
  564. /* AINLMUX */
  565. SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainlmux_controls),
  566. /* INMIXR */
  567. SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
  568. &wm8990_dapm_inmixr_controls[0],
  569. ARRAY_SIZE(wm8990_dapm_inmixr_controls)),
  570. /* AINRMUX */
  571. SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainrmux_controls),
  572. /* Output Side */
  573. /* DACs */
  574. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  575. WM8990_DACL_ENA_BIT, 0),
  576. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  577. WM8990_DACR_ENA_BIT, 0),
  578. /* LOMIX */
  579. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  580. 0, &wm8990_dapm_lomix_controls[0],
  581. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  582. outmixer_event, SND_SOC_DAPM_PRE_REG),
  583. /* LONMIX */
  584. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  585. &wm8990_dapm_lonmix_controls[0],
  586. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  587. /* LOPMIX */
  588. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  589. &wm8990_dapm_lopmix_controls[0],
  590. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  591. /* OUT3MIX */
  592. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  593. &wm8990_dapm_out3mix_controls[0],
  594. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  595. /* SPKMIX */
  596. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  597. &wm8990_dapm_spkmix_controls[0],
  598. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  599. SND_SOC_DAPM_PRE_REG),
  600. /* OUT4MIX */
  601. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  602. &wm8990_dapm_out4mix_controls[0],
  603. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  604. /* ROPMIX */
  605. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  606. &wm8990_dapm_ropmix_controls[0],
  607. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  608. /* RONMIX */
  609. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  610. &wm8990_dapm_ronmix_controls[0],
  611. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  612. /* ROMIX */
  613. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  614. 0, &wm8990_dapm_romix_controls[0],
  615. ARRAY_SIZE(wm8990_dapm_romix_controls),
  616. outmixer_event, SND_SOC_DAPM_PRE_REG),
  617. /* LOUT PGA */
  618. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  619. NULL, 0),
  620. /* ROUT PGA */
  621. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  622. NULL, 0),
  623. /* LOPGA */
  624. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  625. NULL, 0),
  626. /* ROPGA */
  627. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  628. NULL, 0),
  629. /* MICBIAS */
  630. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  631. WM8990_MICBIAS_ENA_BIT, 0, NULL, 0),
  632. SND_SOC_DAPM_OUTPUT("LON"),
  633. SND_SOC_DAPM_OUTPUT("LOP"),
  634. SND_SOC_DAPM_OUTPUT("OUT3"),
  635. SND_SOC_DAPM_OUTPUT("LOUT"),
  636. SND_SOC_DAPM_OUTPUT("SPKN"),
  637. SND_SOC_DAPM_OUTPUT("SPKP"),
  638. SND_SOC_DAPM_OUTPUT("ROUT"),
  639. SND_SOC_DAPM_OUTPUT("OUT4"),
  640. SND_SOC_DAPM_OUTPUT("ROP"),
  641. SND_SOC_DAPM_OUTPUT("RON"),
  642. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  643. };
  644. static const struct snd_soc_dapm_route wm8990_dapm_routes[] = {
  645. /* Make DACs turn on when playing even if not mixed into any outputs */
  646. {"Internal DAC Sink", NULL, "Left DAC"},
  647. {"Internal DAC Sink", NULL, "Right DAC"},
  648. /* Make ADCs turn on when recording even if not mixed from any inputs */
  649. {"Left ADC", NULL, "Internal ADC Source"},
  650. {"Right ADC", NULL, "Internal ADC Source"},
  651. {"AINLMUX", NULL, "INL"},
  652. {"INMIXL", NULL, "INL"},
  653. {"AINRMUX", NULL, "INR"},
  654. {"INMIXR", NULL, "INR"},
  655. /* Input Side */
  656. /* LIN12 PGA */
  657. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  658. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  659. /* LIN34 PGA */
  660. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  661. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  662. /* INMIXL */
  663. {"INMIXL", "Record Left Volume", "LOMIX"},
  664. {"INMIXL", "LIN2 Volume", "LIN2"},
  665. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  666. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  667. /* AINLMUX */
  668. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  669. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  670. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  671. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  672. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  673. /* ADC */
  674. {"Left ADC", NULL, "AINLMUX"},
  675. /* RIN12 PGA */
  676. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  677. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  678. /* RIN34 PGA */
  679. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  680. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  681. /* INMIXL */
  682. {"INMIXR", "Record Right Volume", "ROMIX"},
  683. {"INMIXR", "RIN2 Volume", "RIN2"},
  684. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  685. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  686. /* AINRMUX */
  687. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  688. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  689. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  690. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  691. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  692. /* ADC */
  693. {"Right ADC", NULL, "AINRMUX"},
  694. /* LOMIX */
  695. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  696. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  697. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  698. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  699. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  700. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  701. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  702. /* ROMIX */
  703. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  704. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  705. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  706. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  707. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  708. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  709. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  710. /* SPKMIX */
  711. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  712. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  713. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  714. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  715. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  716. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  717. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  718. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  719. /* LONMIX */
  720. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  721. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  722. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  723. /* LOPMIX */
  724. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  725. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  726. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  727. /* OUT3MIX */
  728. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  729. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  730. /* OUT4MIX */
  731. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  732. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  733. /* RONMIX */
  734. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  735. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  736. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  737. /* ROPMIX */
  738. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  739. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  740. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  741. /* Out Mixer PGAs */
  742. {"LOPGA", NULL, "LOMIX"},
  743. {"ROPGA", NULL, "ROMIX"},
  744. {"LOUT PGA", NULL, "LOMIX"},
  745. {"ROUT PGA", NULL, "ROMIX"},
  746. /* Output Pins */
  747. {"LON", NULL, "LONMIX"},
  748. {"LOP", NULL, "LOPMIX"},
  749. {"OUT3", NULL, "OUT3MIX"},
  750. {"LOUT", NULL, "LOUT PGA"},
  751. {"SPKN", NULL, "SPKMIX"},
  752. {"ROUT", NULL, "ROUT PGA"},
  753. {"OUT4", NULL, "OUT4MIX"},
  754. {"ROP", NULL, "ROPMIX"},
  755. {"RON", NULL, "RONMIX"},
  756. };
  757. /* PLL divisors */
  758. struct _pll_div {
  759. u32 div2;
  760. u32 n;
  761. u32 k;
  762. };
  763. /* The size in bits of the pll divide multiplied by 10
  764. * to allow rounding later */
  765. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  766. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  767. unsigned int source)
  768. {
  769. u64 Kpart;
  770. unsigned int K, Ndiv, Nmod;
  771. Ndiv = target / source;
  772. if (Ndiv < 6) {
  773. source >>= 1;
  774. pll_div->div2 = 1;
  775. Ndiv = target / source;
  776. } else
  777. pll_div->div2 = 0;
  778. if ((Ndiv < 6) || (Ndiv > 12))
  779. printk(KERN_WARNING
  780. "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
  781. pll_div->n = Ndiv;
  782. Nmod = target % source;
  783. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  784. do_div(Kpart, source);
  785. K = Kpart & 0xFFFFFFFF;
  786. /* Check if we need to round */
  787. if ((K % 10) >= 5)
  788. K += 5;
  789. /* Move down to proper range now rounding is done */
  790. K /= 10;
  791. pll_div->k = K;
  792. }
  793. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  794. int source, unsigned int freq_in, unsigned int freq_out)
  795. {
  796. struct snd_soc_codec *codec = codec_dai->codec;
  797. struct _pll_div pll_div;
  798. if (freq_in && freq_out) {
  799. pll_factors(&pll_div, freq_out * 4, freq_in);
  800. /* Turn on PLL */
  801. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  802. WM8990_PLL_ENA, WM8990_PLL_ENA);
  803. /* sysclk comes from PLL */
  804. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  805. WM8990_SYSCLK_SRC, WM8990_SYSCLK_SRC);
  806. /* set up N , fractional mode and pre-divisor if necessary */
  807. snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  808. (pll_div.div2?WM8990_PRESCALE:0));
  809. snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  810. snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  811. } else {
  812. /* Turn off PLL */
  813. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  814. WM8990_PLL_ENA, 0);
  815. }
  816. return 0;
  817. }
  818. /*
  819. * Clock after PLL and dividers
  820. */
  821. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  822. int clk_id, unsigned int freq, int dir)
  823. {
  824. struct snd_soc_codec *codec = codec_dai->codec;
  825. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  826. wm8990->sysclk = freq;
  827. return 0;
  828. }
  829. /*
  830. * Set's ADC and Voice DAC format.
  831. */
  832. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  833. unsigned int fmt)
  834. {
  835. struct snd_soc_codec *codec = codec_dai->codec;
  836. u16 audio1, audio3;
  837. audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  838. audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
  839. /* set master/slave audio interface */
  840. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  841. case SND_SOC_DAIFMT_CBS_CFS:
  842. audio3 &= ~WM8990_AIF_MSTR1;
  843. break;
  844. case SND_SOC_DAIFMT_CBM_CFM:
  845. audio3 |= WM8990_AIF_MSTR1;
  846. break;
  847. default:
  848. return -EINVAL;
  849. }
  850. audio1 &= ~WM8990_AIF_FMT_MASK;
  851. /* interface format */
  852. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  853. case SND_SOC_DAIFMT_I2S:
  854. audio1 |= WM8990_AIF_TMF_I2S;
  855. audio1 &= ~WM8990_AIF_LRCLK_INV;
  856. break;
  857. case SND_SOC_DAIFMT_RIGHT_J:
  858. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  859. audio1 &= ~WM8990_AIF_LRCLK_INV;
  860. break;
  861. case SND_SOC_DAIFMT_LEFT_J:
  862. audio1 |= WM8990_AIF_TMF_LEFTJ;
  863. audio1 &= ~WM8990_AIF_LRCLK_INV;
  864. break;
  865. case SND_SOC_DAIFMT_DSP_A:
  866. audio1 |= WM8990_AIF_TMF_DSP;
  867. audio1 &= ~WM8990_AIF_LRCLK_INV;
  868. break;
  869. case SND_SOC_DAIFMT_DSP_B:
  870. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  871. break;
  872. default:
  873. return -EINVAL;
  874. }
  875. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  876. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  877. return 0;
  878. }
  879. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  880. int div_id, int div)
  881. {
  882. struct snd_soc_codec *codec = codec_dai->codec;
  883. switch (div_id) {
  884. case WM8990_MCLK_DIV:
  885. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  886. WM8990_MCLK_DIV_MASK, div);
  887. break;
  888. case WM8990_DACCLK_DIV:
  889. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  890. WM8990_DAC_CLKDIV_MASK, div);
  891. break;
  892. case WM8990_ADCCLK_DIV:
  893. snd_soc_update_bits(codec, WM8990_CLOCKING_2,
  894. WM8990_ADC_CLKDIV_MASK, div);
  895. break;
  896. case WM8990_BCLK_DIV:
  897. snd_soc_update_bits(codec, WM8990_CLOCKING_1,
  898. WM8990_BCLK_DIV_MASK, div);
  899. break;
  900. default:
  901. return -EINVAL;
  902. }
  903. return 0;
  904. }
  905. /*
  906. * Set PCM DAI bit size and sample rate.
  907. */
  908. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  909. struct snd_pcm_hw_params *params,
  910. struct snd_soc_dai *dai)
  911. {
  912. struct snd_soc_codec *codec = dai->codec;
  913. u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  914. audio1 &= ~WM8990_AIF_WL_MASK;
  915. /* bit size */
  916. switch (params_width(params)) {
  917. case 16:
  918. break;
  919. case 20:
  920. audio1 |= WM8990_AIF_WL_20BITS;
  921. break;
  922. case 24:
  923. audio1 |= WM8990_AIF_WL_24BITS;
  924. break;
  925. case 32:
  926. audio1 |= WM8990_AIF_WL_32BITS;
  927. break;
  928. }
  929. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  930. return 0;
  931. }
  932. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  933. {
  934. struct snd_soc_codec *codec = dai->codec;
  935. u16 val;
  936. val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  937. if (mute)
  938. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  939. else
  940. snd_soc_write(codec, WM8990_DAC_CTRL, val);
  941. return 0;
  942. }
  943. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  944. enum snd_soc_bias_level level)
  945. {
  946. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  947. int ret;
  948. switch (level) {
  949. case SND_SOC_BIAS_ON:
  950. break;
  951. case SND_SOC_BIAS_PREPARE:
  952. /* VMID=2*50k */
  953. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1,
  954. WM8990_VMID_MODE_MASK, 0x2);
  955. break;
  956. case SND_SOC_BIAS_STANDBY:
  957. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  958. ret = regcache_sync(wm8990->regmap);
  959. if (ret < 0) {
  960. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  961. return ret;
  962. }
  963. /* Enable all output discharge bits */
  964. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  965. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  966. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  967. WM8990_DIS_ROUT);
  968. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  969. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  970. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  971. WM8990_VMIDTOG);
  972. /* Delay to allow output caps to discharge */
  973. msleep(300);
  974. /* Disable VMIDTOG */
  975. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  976. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  977. /* disable all output discharge bits */
  978. snd_soc_write(codec, WM8990_ANTIPOP1, 0);
  979. /* Enable outputs */
  980. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  981. msleep(50);
  982. /* Enable VMID at 2x50k */
  983. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  984. msleep(100);
  985. /* Enable VREF */
  986. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  987. msleep(600);
  988. /* Enable BUFIOEN */
  989. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  990. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  991. WM8990_BUFIOEN);
  992. /* Disable outputs */
  993. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  994. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  995. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  996. /* Enable workaround for ADC clocking issue. */
  997. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  998. snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
  999. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1000. }
  1001. /* VMID=2*250k */
  1002. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_1,
  1003. WM8990_VMID_MODE_MASK, 0x4);
  1004. break;
  1005. case SND_SOC_BIAS_OFF:
  1006. /* Enable POBCTRL and SOFT_ST */
  1007. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1008. WM8990_POBCTRL | WM8990_BUFIOEN);
  1009. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1010. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1011. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1012. WM8990_BUFIOEN);
  1013. /* mute DAC */
  1014. snd_soc_update_bits(codec, WM8990_DAC_CTRL,
  1015. WM8990_DAC_MUTE, WM8990_DAC_MUTE);
  1016. /* Enable any disabled outputs */
  1017. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1018. /* Disable VMID */
  1019. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1020. msleep(300);
  1021. /* Enable all output discharge bits */
  1022. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1023. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1024. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1025. WM8990_DIS_ROUT);
  1026. /* Disable VREF */
  1027. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1028. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1029. snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
  1030. regcache_mark_dirty(wm8990->regmap);
  1031. break;
  1032. }
  1033. codec->dapm.bias_level = level;
  1034. return 0;
  1035. }
  1036. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1037. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1038. SNDRV_PCM_RATE_48000)
  1039. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1040. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1041. /*
  1042. * The WM8990 supports 2 different and mutually exclusive DAI
  1043. * configurations.
  1044. *
  1045. * 1. ADC/DAC on Primary Interface
  1046. * 2. ADC on Primary Interface/DAC on secondary
  1047. */
  1048. static const struct snd_soc_dai_ops wm8990_dai_ops = {
  1049. .hw_params = wm8990_hw_params,
  1050. .digital_mute = wm8990_mute,
  1051. .set_fmt = wm8990_set_dai_fmt,
  1052. .set_clkdiv = wm8990_set_dai_clkdiv,
  1053. .set_pll = wm8990_set_dai_pll,
  1054. .set_sysclk = wm8990_set_dai_sysclk,
  1055. };
  1056. static struct snd_soc_dai_driver wm8990_dai = {
  1057. /* ADC/DAC on primary */
  1058. .name = "wm8990-hifi",
  1059. .playback = {
  1060. .stream_name = "Playback",
  1061. .channels_min = 1,
  1062. .channels_max = 2,
  1063. .rates = WM8990_RATES,
  1064. .formats = WM8990_FORMATS,},
  1065. .capture = {
  1066. .stream_name = "Capture",
  1067. .channels_min = 1,
  1068. .channels_max = 2,
  1069. .rates = WM8990_RATES,
  1070. .formats = WM8990_FORMATS,},
  1071. .ops = &wm8990_dai_ops,
  1072. };
  1073. static int wm8990_suspend(struct snd_soc_codec *codec)
  1074. {
  1075. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1076. return 0;
  1077. }
  1078. static int wm8990_resume(struct snd_soc_codec *codec)
  1079. {
  1080. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1081. return 0;
  1082. }
  1083. /*
  1084. * initialise the WM8990 driver
  1085. * register the mixer and dsp interfaces with the kernel
  1086. */
  1087. static int wm8990_probe(struct snd_soc_codec *codec)
  1088. {
  1089. wm8990_reset(codec);
  1090. /* charge output caps */
  1091. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1092. snd_soc_update_bits(codec, WM8990_AUDIO_INTERFACE_4,
  1093. WM8990_ALRCGPIO1, WM8990_ALRCGPIO1);
  1094. snd_soc_update_bits(codec, WM8990_GPIO1_GPIO2,
  1095. WM8990_GPIO1_SEL_MASK, 1);
  1096. snd_soc_update_bits(codec, WM8990_POWER_MANAGEMENT_2,
  1097. WM8990_OPCLK_ENA, WM8990_OPCLK_ENA);
  1098. snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1099. snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1100. return 0;
  1101. }
  1102. /* power down chip */
  1103. static int wm8990_remove(struct snd_soc_codec *codec)
  1104. {
  1105. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1106. return 0;
  1107. }
  1108. static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
  1109. .probe = wm8990_probe,
  1110. .remove = wm8990_remove,
  1111. .suspend = wm8990_suspend,
  1112. .resume = wm8990_resume,
  1113. .set_bias_level = wm8990_set_bias_level,
  1114. .controls = wm8990_snd_controls,
  1115. .num_controls = ARRAY_SIZE(wm8990_snd_controls),
  1116. .dapm_widgets = wm8990_dapm_widgets,
  1117. .num_dapm_widgets = ARRAY_SIZE(wm8990_dapm_widgets),
  1118. .dapm_routes = wm8990_dapm_routes,
  1119. .num_dapm_routes = ARRAY_SIZE(wm8990_dapm_routes),
  1120. };
  1121. static const struct regmap_config wm8990_regmap = {
  1122. .reg_bits = 8,
  1123. .val_bits = 16,
  1124. .max_register = WM8990_PLL3,
  1125. .volatile_reg = wm8990_volatile_register,
  1126. .reg_defaults = wm8990_reg_defaults,
  1127. .num_reg_defaults = ARRAY_SIZE(wm8990_reg_defaults),
  1128. .cache_type = REGCACHE_RBTREE,
  1129. };
  1130. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1131. const struct i2c_device_id *id)
  1132. {
  1133. struct wm8990_priv *wm8990;
  1134. int ret;
  1135. wm8990 = devm_kzalloc(&i2c->dev, sizeof(struct wm8990_priv),
  1136. GFP_KERNEL);
  1137. if (wm8990 == NULL)
  1138. return -ENOMEM;
  1139. i2c_set_clientdata(i2c, wm8990);
  1140. ret = snd_soc_register_codec(&i2c->dev,
  1141. &soc_codec_dev_wm8990, &wm8990_dai, 1);
  1142. return ret;
  1143. }
  1144. static int wm8990_i2c_remove(struct i2c_client *client)
  1145. {
  1146. snd_soc_unregister_codec(&client->dev);
  1147. return 0;
  1148. }
  1149. static const struct i2c_device_id wm8990_i2c_id[] = {
  1150. { "wm8990", 0 },
  1151. { }
  1152. };
  1153. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1154. static struct i2c_driver wm8990_i2c_driver = {
  1155. .driver = {
  1156. .name = "wm8990",
  1157. .owner = THIS_MODULE,
  1158. },
  1159. .probe = wm8990_i2c_probe,
  1160. .remove = wm8990_i2c_remove,
  1161. .id_table = wm8990_i2c_id,
  1162. };
  1163. module_i2c_driver(wm8990_i2c_driver);
  1164. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1165. MODULE_AUTHOR("Liam Girdwood");
  1166. MODULE_LICENSE("GPL");