wm_adsp.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <linux/mfd/arizona/registers.h>
  32. #include "arizona.h"
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. /*
  113. * ADSP2 Control
  114. */
  115. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  118. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  119. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  122. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  123. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  127. #define ADSP2_START 0x0001 /* DSP1_START */
  128. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  129. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  130. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  131. /*
  132. * ADSP2 clocking
  133. */
  134. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  136. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  137. /*
  138. * ADSP2 Status 1
  139. */
  140. #define ADSP2_RAM_RDY 0x0001
  141. #define ADSP2_RAM_RDY_MASK 0x0001
  142. #define ADSP2_RAM_RDY_SHIFT 0
  143. #define ADSP2_RAM_RDY_WIDTH 1
  144. struct wm_adsp_buf {
  145. struct list_head list;
  146. void *buf;
  147. };
  148. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  149. struct list_head *list)
  150. {
  151. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  152. if (buf == NULL)
  153. return NULL;
  154. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  155. if (!buf->buf) {
  156. kfree(buf);
  157. return NULL;
  158. }
  159. if (list)
  160. list_add_tail(&buf->list, list);
  161. return buf;
  162. }
  163. static void wm_adsp_buf_free(struct list_head *list)
  164. {
  165. while (!list_empty(list)) {
  166. struct wm_adsp_buf *buf = list_first_entry(list,
  167. struct wm_adsp_buf,
  168. list);
  169. list_del(&buf->list);
  170. kfree(buf->buf);
  171. kfree(buf);
  172. }
  173. }
  174. #define WM_ADSP_NUM_FW 4
  175. #define WM_ADSP_FW_MBC_VSS 0
  176. #define WM_ADSP_FW_TX 1
  177. #define WM_ADSP_FW_TX_SPK 2
  178. #define WM_ADSP_FW_RX_ANC 3
  179. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  180. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  181. [WM_ADSP_FW_TX] = "Tx",
  182. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  183. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  184. };
  185. static struct {
  186. const char *file;
  187. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  188. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  189. [WM_ADSP_FW_TX] = { .file = "tx" },
  190. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  191. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  192. };
  193. struct wm_coeff_ctl_ops {
  194. int (*xget)(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol);
  196. int (*xput)(struct snd_kcontrol *kcontrol,
  197. struct snd_ctl_elem_value *ucontrol);
  198. int (*xinfo)(struct snd_kcontrol *kcontrol,
  199. struct snd_ctl_elem_info *uinfo);
  200. };
  201. struct wm_coeff_ctl {
  202. const char *name;
  203. struct wm_adsp_alg_region region;
  204. struct wm_coeff_ctl_ops ops;
  205. struct wm_adsp *adsp;
  206. void *private;
  207. unsigned int enabled:1;
  208. struct list_head list;
  209. void *cache;
  210. size_t len;
  211. unsigned int set:1;
  212. struct snd_kcontrol *kcontrol;
  213. };
  214. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  218. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  219. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  220. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  221. return 0;
  222. }
  223. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  224. struct snd_ctl_elem_value *ucontrol)
  225. {
  226. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  227. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  228. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  229. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  230. return 0;
  231. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  232. return -EINVAL;
  233. if (adsp[e->shift_l].running)
  234. return -EBUSY;
  235. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  236. return 0;
  237. }
  238. static const struct soc_enum wm_adsp_fw_enum[] = {
  239. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  240. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  241. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  242. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  243. };
  244. const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
  245. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  246. wm_adsp_fw_get, wm_adsp_fw_put),
  247. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  248. wm_adsp_fw_get, wm_adsp_fw_put),
  249. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  250. wm_adsp_fw_get, wm_adsp_fw_put),
  251. };
  252. EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
  253. #if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
  254. static const struct soc_enum wm_adsp2_rate_enum[] = {
  255. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  256. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  257. ARIZONA_RATE_ENUM_SIZE,
  258. arizona_rate_text, arizona_rate_val),
  259. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  260. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  261. ARIZONA_RATE_ENUM_SIZE,
  262. arizona_rate_text, arizona_rate_val),
  263. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  264. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  265. ARIZONA_RATE_ENUM_SIZE,
  266. arizona_rate_text, arizona_rate_val),
  267. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
  268. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  269. ARIZONA_RATE_ENUM_SIZE,
  270. arizona_rate_text, arizona_rate_val),
  271. };
  272. const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
  273. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  274. wm_adsp_fw_get, wm_adsp_fw_put),
  275. SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
  276. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  277. wm_adsp_fw_get, wm_adsp_fw_put),
  278. SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
  279. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  280. wm_adsp_fw_get, wm_adsp_fw_put),
  281. SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
  282. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  283. wm_adsp_fw_get, wm_adsp_fw_put),
  284. SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
  285. };
  286. EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
  287. #endif
  288. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  289. int type)
  290. {
  291. int i;
  292. for (i = 0; i < dsp->num_mems; i++)
  293. if (dsp->mem[i].type == type)
  294. return &dsp->mem[i];
  295. return NULL;
  296. }
  297. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  298. unsigned int offset)
  299. {
  300. if (WARN_ON(!region))
  301. return offset;
  302. switch (region->type) {
  303. case WMFW_ADSP1_PM:
  304. return region->base + (offset * 3);
  305. case WMFW_ADSP1_DM:
  306. return region->base + (offset * 2);
  307. case WMFW_ADSP2_XM:
  308. return region->base + (offset * 2);
  309. case WMFW_ADSP2_YM:
  310. return region->base + (offset * 2);
  311. case WMFW_ADSP1_ZM:
  312. return region->base + (offset * 2);
  313. default:
  314. WARN(1, "Unknown memory region type");
  315. return offset;
  316. }
  317. }
  318. static int wm_coeff_info(struct snd_kcontrol *kcontrol,
  319. struct snd_ctl_elem_info *uinfo)
  320. {
  321. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  322. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  323. uinfo->count = ctl->len;
  324. return 0;
  325. }
  326. static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
  327. const void *buf, size_t len)
  328. {
  329. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  330. struct wm_adsp_alg_region *region = &ctl->region;
  331. const struct wm_adsp_region *mem;
  332. struct wm_adsp *adsp = ctl->adsp;
  333. void *scratch;
  334. int ret;
  335. unsigned int reg;
  336. mem = wm_adsp_find_region(adsp, region->type);
  337. if (!mem) {
  338. adsp_err(adsp, "No base for region %x\n",
  339. region->type);
  340. return -EINVAL;
  341. }
  342. reg = ctl->region.base;
  343. reg = wm_adsp_region_to_reg(mem, reg);
  344. scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
  345. if (!scratch)
  346. return -ENOMEM;
  347. ret = regmap_raw_write(adsp->regmap, reg, scratch,
  348. ctl->len);
  349. if (ret) {
  350. adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
  351. ctl->len, reg, ret);
  352. kfree(scratch);
  353. return ret;
  354. }
  355. adsp_dbg(adsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
  356. kfree(scratch);
  357. return 0;
  358. }
  359. static int wm_coeff_put(struct snd_kcontrol *kcontrol,
  360. struct snd_ctl_elem_value *ucontrol)
  361. {
  362. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  363. char *p = ucontrol->value.bytes.data;
  364. memcpy(ctl->cache, p, ctl->len);
  365. if (!ctl->enabled) {
  366. ctl->set = 1;
  367. return 0;
  368. }
  369. return wm_coeff_write_control(kcontrol, p, ctl->len);
  370. }
  371. static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
  372. void *buf, size_t len)
  373. {
  374. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  375. struct wm_adsp_alg_region *region = &ctl->region;
  376. const struct wm_adsp_region *mem;
  377. struct wm_adsp *adsp = ctl->adsp;
  378. void *scratch;
  379. int ret;
  380. unsigned int reg;
  381. mem = wm_adsp_find_region(adsp, region->type);
  382. if (!mem) {
  383. adsp_err(adsp, "No base for region %x\n",
  384. region->type);
  385. return -EINVAL;
  386. }
  387. reg = ctl->region.base;
  388. reg = wm_adsp_region_to_reg(mem, reg);
  389. scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
  390. if (!scratch)
  391. return -ENOMEM;
  392. ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
  393. if (ret) {
  394. adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
  395. ctl->len, reg, ret);
  396. kfree(scratch);
  397. return ret;
  398. }
  399. adsp_dbg(adsp, "Read %zu bytes from %x\n", ctl->len, reg);
  400. memcpy(buf, scratch, ctl->len);
  401. kfree(scratch);
  402. return 0;
  403. }
  404. static int wm_coeff_get(struct snd_kcontrol *kcontrol,
  405. struct snd_ctl_elem_value *ucontrol)
  406. {
  407. struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
  408. char *p = ucontrol->value.bytes.data;
  409. memcpy(p, ctl->cache, ctl->len);
  410. return 0;
  411. }
  412. struct wmfw_ctl_work {
  413. struct wm_adsp *adsp;
  414. struct wm_coeff_ctl *ctl;
  415. struct work_struct work;
  416. };
  417. static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
  418. {
  419. struct snd_kcontrol_new *kcontrol;
  420. int ret;
  421. if (!ctl || !ctl->name)
  422. return -EINVAL;
  423. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  424. if (!kcontrol)
  425. return -ENOMEM;
  426. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  427. kcontrol->name = ctl->name;
  428. kcontrol->info = wm_coeff_info;
  429. kcontrol->get = wm_coeff_get;
  430. kcontrol->put = wm_coeff_put;
  431. kcontrol->private_value = (unsigned long)ctl;
  432. ret = snd_soc_add_card_controls(adsp->card,
  433. kcontrol, 1);
  434. if (ret < 0)
  435. goto err_kcontrol;
  436. kfree(kcontrol);
  437. ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
  438. ctl->name);
  439. list_add(&ctl->list, &adsp->ctl_list);
  440. return 0;
  441. err_kcontrol:
  442. kfree(kcontrol);
  443. return ret;
  444. }
  445. static int wm_adsp_load(struct wm_adsp *dsp)
  446. {
  447. LIST_HEAD(buf_list);
  448. const struct firmware *firmware;
  449. struct regmap *regmap = dsp->regmap;
  450. unsigned int pos = 0;
  451. const struct wmfw_header *header;
  452. const struct wmfw_adsp1_sizes *adsp1_sizes;
  453. const struct wmfw_adsp2_sizes *adsp2_sizes;
  454. const struct wmfw_footer *footer;
  455. const struct wmfw_region *region;
  456. const struct wm_adsp_region *mem;
  457. const char *region_name;
  458. char *file, *text;
  459. struct wm_adsp_buf *buf;
  460. unsigned int reg;
  461. int regions = 0;
  462. int ret, offset, type, sizes;
  463. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  464. if (file == NULL)
  465. return -ENOMEM;
  466. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  467. wm_adsp_fw[dsp->fw].file);
  468. file[PAGE_SIZE - 1] = '\0';
  469. ret = request_firmware(&firmware, file, dsp->dev);
  470. if (ret != 0) {
  471. adsp_err(dsp, "Failed to request '%s'\n", file);
  472. goto out;
  473. }
  474. ret = -EINVAL;
  475. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  476. if (pos >= firmware->size) {
  477. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  478. file, firmware->size);
  479. goto out_fw;
  480. }
  481. header = (void*)&firmware->data[0];
  482. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  483. adsp_err(dsp, "%s: invalid magic\n", file);
  484. goto out_fw;
  485. }
  486. if (header->ver != 0) {
  487. adsp_err(dsp, "%s: unknown file format %d\n",
  488. file, header->ver);
  489. goto out_fw;
  490. }
  491. adsp_info(dsp, "Firmware version: %d\n", header->ver);
  492. if (header->core != dsp->type) {
  493. adsp_err(dsp, "%s: invalid core %d != %d\n",
  494. file, header->core, dsp->type);
  495. goto out_fw;
  496. }
  497. switch (dsp->type) {
  498. case WMFW_ADSP1:
  499. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  500. adsp1_sizes = (void *)&(header[1]);
  501. footer = (void *)&(adsp1_sizes[1]);
  502. sizes = sizeof(*adsp1_sizes);
  503. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  504. file, le32_to_cpu(adsp1_sizes->dm),
  505. le32_to_cpu(adsp1_sizes->pm),
  506. le32_to_cpu(adsp1_sizes->zm));
  507. break;
  508. case WMFW_ADSP2:
  509. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  510. adsp2_sizes = (void *)&(header[1]);
  511. footer = (void *)&(adsp2_sizes[1]);
  512. sizes = sizeof(*adsp2_sizes);
  513. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  514. file, le32_to_cpu(adsp2_sizes->xm),
  515. le32_to_cpu(adsp2_sizes->ym),
  516. le32_to_cpu(adsp2_sizes->pm),
  517. le32_to_cpu(adsp2_sizes->zm));
  518. break;
  519. default:
  520. WARN(1, "Unknown DSP type");
  521. goto out_fw;
  522. }
  523. if (le32_to_cpu(header->len) != sizeof(*header) +
  524. sizes + sizeof(*footer)) {
  525. adsp_err(dsp, "%s: unexpected header length %d\n",
  526. file, le32_to_cpu(header->len));
  527. goto out_fw;
  528. }
  529. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  530. le64_to_cpu(footer->timestamp));
  531. while (pos < firmware->size &&
  532. pos - firmware->size > sizeof(*region)) {
  533. region = (void *)&(firmware->data[pos]);
  534. region_name = "Unknown";
  535. reg = 0;
  536. text = NULL;
  537. offset = le32_to_cpu(region->offset) & 0xffffff;
  538. type = be32_to_cpu(region->type) & 0xff;
  539. mem = wm_adsp_find_region(dsp, type);
  540. switch (type) {
  541. case WMFW_NAME_TEXT:
  542. region_name = "Firmware name";
  543. text = kzalloc(le32_to_cpu(region->len) + 1,
  544. GFP_KERNEL);
  545. break;
  546. case WMFW_INFO_TEXT:
  547. region_name = "Information";
  548. text = kzalloc(le32_to_cpu(region->len) + 1,
  549. GFP_KERNEL);
  550. break;
  551. case WMFW_ABSOLUTE:
  552. region_name = "Absolute";
  553. reg = offset;
  554. break;
  555. case WMFW_ADSP1_PM:
  556. region_name = "PM";
  557. reg = wm_adsp_region_to_reg(mem, offset);
  558. break;
  559. case WMFW_ADSP1_DM:
  560. region_name = "DM";
  561. reg = wm_adsp_region_to_reg(mem, offset);
  562. break;
  563. case WMFW_ADSP2_XM:
  564. region_name = "XM";
  565. reg = wm_adsp_region_to_reg(mem, offset);
  566. break;
  567. case WMFW_ADSP2_YM:
  568. region_name = "YM";
  569. reg = wm_adsp_region_to_reg(mem, offset);
  570. break;
  571. case WMFW_ADSP1_ZM:
  572. region_name = "ZM";
  573. reg = wm_adsp_region_to_reg(mem, offset);
  574. break;
  575. default:
  576. adsp_warn(dsp,
  577. "%s.%d: Unknown region type %x at %d(%x)\n",
  578. file, regions, type, pos, pos);
  579. break;
  580. }
  581. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  582. regions, le32_to_cpu(region->len), offset,
  583. region_name);
  584. if (text) {
  585. memcpy(text, region->data, le32_to_cpu(region->len));
  586. adsp_info(dsp, "%s: %s\n", file, text);
  587. kfree(text);
  588. }
  589. if (reg) {
  590. size_t to_write = PAGE_SIZE;
  591. size_t remain = le32_to_cpu(region->len);
  592. const u8 *data = region->data;
  593. while (remain > 0) {
  594. if (remain < PAGE_SIZE)
  595. to_write = remain;
  596. buf = wm_adsp_buf_alloc(data,
  597. to_write,
  598. &buf_list);
  599. if (!buf) {
  600. adsp_err(dsp, "Out of memory\n");
  601. ret = -ENOMEM;
  602. goto out_fw;
  603. }
  604. ret = regmap_raw_write_async(regmap, reg,
  605. buf->buf,
  606. to_write);
  607. if (ret != 0) {
  608. adsp_err(dsp,
  609. "%s.%d: Failed to write %zd bytes at %d in %s: %d\n",
  610. file, regions,
  611. to_write, offset,
  612. region_name, ret);
  613. goto out_fw;
  614. }
  615. data += to_write;
  616. reg += to_write / 2;
  617. remain -= to_write;
  618. }
  619. }
  620. pos += le32_to_cpu(region->len) + sizeof(*region);
  621. regions++;
  622. }
  623. ret = regmap_async_complete(regmap);
  624. if (ret != 0) {
  625. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  626. goto out_fw;
  627. }
  628. if (pos > firmware->size)
  629. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  630. file, regions, pos - firmware->size);
  631. out_fw:
  632. regmap_async_complete(regmap);
  633. wm_adsp_buf_free(&buf_list);
  634. release_firmware(firmware);
  635. out:
  636. kfree(file);
  637. return ret;
  638. }
  639. static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
  640. {
  641. struct wm_coeff_ctl *ctl;
  642. int ret;
  643. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  644. if (!ctl->enabled || ctl->set)
  645. continue;
  646. ret = wm_coeff_read_control(ctl->kcontrol,
  647. ctl->cache,
  648. ctl->len);
  649. if (ret < 0)
  650. return ret;
  651. }
  652. return 0;
  653. }
  654. static int wm_coeff_sync_controls(struct wm_adsp *adsp)
  655. {
  656. struct wm_coeff_ctl *ctl;
  657. int ret;
  658. list_for_each_entry(ctl, &adsp->ctl_list, list) {
  659. if (!ctl->enabled)
  660. continue;
  661. if (ctl->set) {
  662. ret = wm_coeff_write_control(ctl->kcontrol,
  663. ctl->cache,
  664. ctl->len);
  665. if (ret < 0)
  666. return ret;
  667. }
  668. }
  669. return 0;
  670. }
  671. static void wm_adsp_ctl_work(struct work_struct *work)
  672. {
  673. struct wmfw_ctl_work *ctl_work = container_of(work,
  674. struct wmfw_ctl_work,
  675. work);
  676. wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
  677. kfree(ctl_work);
  678. }
  679. static int wm_adsp_create_control(struct wm_adsp *dsp,
  680. const struct wm_adsp_alg_region *region)
  681. {
  682. struct wm_coeff_ctl *ctl;
  683. struct wmfw_ctl_work *ctl_work;
  684. char *name;
  685. char *region_name;
  686. int ret;
  687. name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  688. if (!name)
  689. return -ENOMEM;
  690. switch (region->type) {
  691. case WMFW_ADSP1_PM:
  692. region_name = "PM";
  693. break;
  694. case WMFW_ADSP1_DM:
  695. region_name = "DM";
  696. break;
  697. case WMFW_ADSP2_XM:
  698. region_name = "XM";
  699. break;
  700. case WMFW_ADSP2_YM:
  701. region_name = "YM";
  702. break;
  703. case WMFW_ADSP1_ZM:
  704. region_name = "ZM";
  705. break;
  706. default:
  707. ret = -EINVAL;
  708. goto err_name;
  709. }
  710. snprintf(name, PAGE_SIZE, "DSP%d %s %x",
  711. dsp->num, region_name, region->alg);
  712. list_for_each_entry(ctl, &dsp->ctl_list,
  713. list) {
  714. if (!strcmp(ctl->name, name)) {
  715. if (!ctl->enabled)
  716. ctl->enabled = 1;
  717. goto found;
  718. }
  719. }
  720. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  721. if (!ctl) {
  722. ret = -ENOMEM;
  723. goto err_name;
  724. }
  725. ctl->region = *region;
  726. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  727. if (!ctl->name) {
  728. ret = -ENOMEM;
  729. goto err_ctl;
  730. }
  731. ctl->enabled = 1;
  732. ctl->set = 0;
  733. ctl->ops.xget = wm_coeff_get;
  734. ctl->ops.xput = wm_coeff_put;
  735. ctl->adsp = dsp;
  736. ctl->len = region->len;
  737. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  738. if (!ctl->cache) {
  739. ret = -ENOMEM;
  740. goto err_ctl_name;
  741. }
  742. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  743. if (!ctl_work) {
  744. ret = -ENOMEM;
  745. goto err_ctl_cache;
  746. }
  747. ctl_work->adsp = dsp;
  748. ctl_work->ctl = ctl;
  749. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  750. schedule_work(&ctl_work->work);
  751. found:
  752. kfree(name);
  753. return 0;
  754. err_ctl_cache:
  755. kfree(ctl->cache);
  756. err_ctl_name:
  757. kfree(ctl->name);
  758. err_ctl:
  759. kfree(ctl);
  760. err_name:
  761. kfree(name);
  762. return ret;
  763. }
  764. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  765. {
  766. struct regmap *regmap = dsp->regmap;
  767. struct wmfw_adsp1_id_hdr adsp1_id;
  768. struct wmfw_adsp2_id_hdr adsp2_id;
  769. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  770. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  771. void *alg, *buf;
  772. struct wm_adsp_alg_region *region;
  773. const struct wm_adsp_region *mem;
  774. unsigned int pos, term;
  775. size_t algs, buf_size;
  776. __be32 val;
  777. int i, ret;
  778. switch (dsp->type) {
  779. case WMFW_ADSP1:
  780. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  781. break;
  782. case WMFW_ADSP2:
  783. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  784. break;
  785. default:
  786. mem = NULL;
  787. break;
  788. }
  789. if (WARN_ON(!mem))
  790. return -EINVAL;
  791. switch (dsp->type) {
  792. case WMFW_ADSP1:
  793. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  794. sizeof(adsp1_id));
  795. if (ret != 0) {
  796. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  797. ret);
  798. return ret;
  799. }
  800. buf = &adsp1_id;
  801. buf_size = sizeof(adsp1_id);
  802. algs = be32_to_cpu(adsp1_id.algs);
  803. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  804. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  805. dsp->fw_id,
  806. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  807. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  808. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  809. algs);
  810. region = kzalloc(sizeof(*region), GFP_KERNEL);
  811. if (!region)
  812. return -ENOMEM;
  813. region->type = WMFW_ADSP1_ZM;
  814. region->alg = be32_to_cpu(adsp1_id.fw.id);
  815. region->base = be32_to_cpu(adsp1_id.zm);
  816. list_add_tail(&region->list, &dsp->alg_regions);
  817. region = kzalloc(sizeof(*region), GFP_KERNEL);
  818. if (!region)
  819. return -ENOMEM;
  820. region->type = WMFW_ADSP1_DM;
  821. region->alg = be32_to_cpu(adsp1_id.fw.id);
  822. region->base = be32_to_cpu(adsp1_id.dm);
  823. list_add_tail(&region->list, &dsp->alg_regions);
  824. pos = sizeof(adsp1_id) / 2;
  825. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  826. break;
  827. case WMFW_ADSP2:
  828. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  829. sizeof(adsp2_id));
  830. if (ret != 0) {
  831. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  832. ret);
  833. return ret;
  834. }
  835. buf = &adsp2_id;
  836. buf_size = sizeof(adsp2_id);
  837. algs = be32_to_cpu(adsp2_id.algs);
  838. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  839. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  840. dsp->fw_id,
  841. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  842. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  843. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  844. algs);
  845. region = kzalloc(sizeof(*region), GFP_KERNEL);
  846. if (!region)
  847. return -ENOMEM;
  848. region->type = WMFW_ADSP2_XM;
  849. region->alg = be32_to_cpu(adsp2_id.fw.id);
  850. region->base = be32_to_cpu(adsp2_id.xm);
  851. list_add_tail(&region->list, &dsp->alg_regions);
  852. region = kzalloc(sizeof(*region), GFP_KERNEL);
  853. if (!region)
  854. return -ENOMEM;
  855. region->type = WMFW_ADSP2_YM;
  856. region->alg = be32_to_cpu(adsp2_id.fw.id);
  857. region->base = be32_to_cpu(adsp2_id.ym);
  858. list_add_tail(&region->list, &dsp->alg_regions);
  859. region = kzalloc(sizeof(*region), GFP_KERNEL);
  860. if (!region)
  861. return -ENOMEM;
  862. region->type = WMFW_ADSP2_ZM;
  863. region->alg = be32_to_cpu(adsp2_id.fw.id);
  864. region->base = be32_to_cpu(adsp2_id.zm);
  865. list_add_tail(&region->list, &dsp->alg_regions);
  866. pos = sizeof(adsp2_id) / 2;
  867. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  868. break;
  869. default:
  870. WARN(1, "Unknown DSP type");
  871. return -EINVAL;
  872. }
  873. if (algs == 0) {
  874. adsp_err(dsp, "No algorithms\n");
  875. return -EINVAL;
  876. }
  877. if (algs > 1024) {
  878. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  879. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  880. buf, buf_size);
  881. return -EINVAL;
  882. }
  883. /* Read the terminator first to validate the length */
  884. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  885. if (ret != 0) {
  886. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  887. ret);
  888. return ret;
  889. }
  890. if (be32_to_cpu(val) != 0xbedead)
  891. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  892. term, be32_to_cpu(val));
  893. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  894. if (!alg)
  895. return -ENOMEM;
  896. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  897. if (ret != 0) {
  898. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  899. ret);
  900. goto out;
  901. }
  902. adsp1_alg = alg;
  903. adsp2_alg = alg;
  904. for (i = 0; i < algs; i++) {
  905. switch (dsp->type) {
  906. case WMFW_ADSP1:
  907. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  908. i, be32_to_cpu(adsp1_alg[i].alg.id),
  909. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  910. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  911. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  912. be32_to_cpu(adsp1_alg[i].dm),
  913. be32_to_cpu(adsp1_alg[i].zm));
  914. region = kzalloc(sizeof(*region), GFP_KERNEL);
  915. if (!region)
  916. return -ENOMEM;
  917. region->type = WMFW_ADSP1_DM;
  918. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  919. region->base = be32_to_cpu(adsp1_alg[i].dm);
  920. region->len = 0;
  921. list_add_tail(&region->list, &dsp->alg_regions);
  922. if (i + 1 < algs) {
  923. region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
  924. region->len -= be32_to_cpu(adsp1_alg[i].dm);
  925. region->len *= 4;
  926. wm_adsp_create_control(dsp, region);
  927. } else {
  928. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  929. be32_to_cpu(adsp1_alg[i].alg.id));
  930. }
  931. region = kzalloc(sizeof(*region), GFP_KERNEL);
  932. if (!region)
  933. return -ENOMEM;
  934. region->type = WMFW_ADSP1_ZM;
  935. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  936. region->base = be32_to_cpu(adsp1_alg[i].zm);
  937. region->len = 0;
  938. list_add_tail(&region->list, &dsp->alg_regions);
  939. if (i + 1 < algs) {
  940. region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
  941. region->len -= be32_to_cpu(adsp1_alg[i].zm);
  942. region->len *= 4;
  943. wm_adsp_create_control(dsp, region);
  944. } else {
  945. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  946. be32_to_cpu(adsp1_alg[i].alg.id));
  947. }
  948. break;
  949. case WMFW_ADSP2:
  950. adsp_info(dsp,
  951. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  952. i, be32_to_cpu(adsp2_alg[i].alg.id),
  953. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  954. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  955. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  956. be32_to_cpu(adsp2_alg[i].xm),
  957. be32_to_cpu(adsp2_alg[i].ym),
  958. be32_to_cpu(adsp2_alg[i].zm));
  959. region = kzalloc(sizeof(*region), GFP_KERNEL);
  960. if (!region)
  961. return -ENOMEM;
  962. region->type = WMFW_ADSP2_XM;
  963. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  964. region->base = be32_to_cpu(adsp2_alg[i].xm);
  965. region->len = 0;
  966. list_add_tail(&region->list, &dsp->alg_regions);
  967. if (i + 1 < algs) {
  968. region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
  969. region->len -= be32_to_cpu(adsp2_alg[i].xm);
  970. region->len *= 4;
  971. wm_adsp_create_control(dsp, region);
  972. } else {
  973. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  974. be32_to_cpu(adsp2_alg[i].alg.id));
  975. }
  976. region = kzalloc(sizeof(*region), GFP_KERNEL);
  977. if (!region)
  978. return -ENOMEM;
  979. region->type = WMFW_ADSP2_YM;
  980. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  981. region->base = be32_to_cpu(adsp2_alg[i].ym);
  982. region->len = 0;
  983. list_add_tail(&region->list, &dsp->alg_regions);
  984. if (i + 1 < algs) {
  985. region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
  986. region->len -= be32_to_cpu(adsp2_alg[i].ym);
  987. region->len *= 4;
  988. wm_adsp_create_control(dsp, region);
  989. } else {
  990. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  991. be32_to_cpu(adsp2_alg[i].alg.id));
  992. }
  993. region = kzalloc(sizeof(*region), GFP_KERNEL);
  994. if (!region)
  995. return -ENOMEM;
  996. region->type = WMFW_ADSP2_ZM;
  997. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  998. region->base = be32_to_cpu(adsp2_alg[i].zm);
  999. region->len = 0;
  1000. list_add_tail(&region->list, &dsp->alg_regions);
  1001. if (i + 1 < algs) {
  1002. region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
  1003. region->len -= be32_to_cpu(adsp2_alg[i].zm);
  1004. region->len *= 4;
  1005. wm_adsp_create_control(dsp, region);
  1006. } else {
  1007. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1008. be32_to_cpu(adsp2_alg[i].alg.id));
  1009. }
  1010. break;
  1011. }
  1012. }
  1013. out:
  1014. kfree(alg);
  1015. return ret;
  1016. }
  1017. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1018. {
  1019. LIST_HEAD(buf_list);
  1020. struct regmap *regmap = dsp->regmap;
  1021. struct wmfw_coeff_hdr *hdr;
  1022. struct wmfw_coeff_item *blk;
  1023. const struct firmware *firmware;
  1024. const struct wm_adsp_region *mem;
  1025. struct wm_adsp_alg_region *alg_region;
  1026. const char *region_name;
  1027. int ret, pos, blocks, type, offset, reg;
  1028. char *file;
  1029. struct wm_adsp_buf *buf;
  1030. int tmp;
  1031. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1032. if (file == NULL)
  1033. return -ENOMEM;
  1034. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1035. wm_adsp_fw[dsp->fw].file);
  1036. file[PAGE_SIZE - 1] = '\0';
  1037. ret = request_firmware(&firmware, file, dsp->dev);
  1038. if (ret != 0) {
  1039. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1040. ret = 0;
  1041. goto out;
  1042. }
  1043. ret = -EINVAL;
  1044. if (sizeof(*hdr) >= firmware->size) {
  1045. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1046. file, firmware->size);
  1047. goto out_fw;
  1048. }
  1049. hdr = (void*)&firmware->data[0];
  1050. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1051. adsp_err(dsp, "%s: invalid magic\n", file);
  1052. goto out_fw;
  1053. }
  1054. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1055. case 1:
  1056. break;
  1057. default:
  1058. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1059. file, be32_to_cpu(hdr->rev) & 0xff);
  1060. ret = -EINVAL;
  1061. goto out_fw;
  1062. }
  1063. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1064. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1065. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1066. le32_to_cpu(hdr->ver) & 0xff);
  1067. pos = le32_to_cpu(hdr->len);
  1068. blocks = 0;
  1069. while (pos < firmware->size &&
  1070. pos - firmware->size > sizeof(*blk)) {
  1071. blk = (void*)(&firmware->data[pos]);
  1072. type = le16_to_cpu(blk->type);
  1073. offset = le16_to_cpu(blk->offset);
  1074. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1075. file, blocks, le32_to_cpu(blk->id),
  1076. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1077. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1078. le32_to_cpu(blk->ver) & 0xff);
  1079. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1080. file, blocks, le32_to_cpu(blk->len), offset, type);
  1081. reg = 0;
  1082. region_name = "Unknown";
  1083. switch (type) {
  1084. case (WMFW_NAME_TEXT << 8):
  1085. case (WMFW_INFO_TEXT << 8):
  1086. break;
  1087. case (WMFW_ABSOLUTE << 8):
  1088. /*
  1089. * Old files may use this for global
  1090. * coefficients.
  1091. */
  1092. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1093. offset == 0) {
  1094. region_name = "global coefficients";
  1095. mem = wm_adsp_find_region(dsp, type);
  1096. if (!mem) {
  1097. adsp_err(dsp, "No ZM\n");
  1098. break;
  1099. }
  1100. reg = wm_adsp_region_to_reg(mem, 0);
  1101. } else {
  1102. region_name = "register";
  1103. reg = offset;
  1104. }
  1105. break;
  1106. case WMFW_ADSP1_DM:
  1107. case WMFW_ADSP1_ZM:
  1108. case WMFW_ADSP2_XM:
  1109. case WMFW_ADSP2_YM:
  1110. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1111. file, blocks, le32_to_cpu(blk->len),
  1112. type, le32_to_cpu(blk->id));
  1113. mem = wm_adsp_find_region(dsp, type);
  1114. if (!mem) {
  1115. adsp_err(dsp, "No base for region %x\n", type);
  1116. break;
  1117. }
  1118. reg = 0;
  1119. list_for_each_entry(alg_region,
  1120. &dsp->alg_regions, list) {
  1121. if (le32_to_cpu(blk->id) == alg_region->alg &&
  1122. type == alg_region->type) {
  1123. reg = alg_region->base;
  1124. reg = wm_adsp_region_to_reg(mem,
  1125. reg);
  1126. reg += offset;
  1127. break;
  1128. }
  1129. }
  1130. if (reg == 0)
  1131. adsp_err(dsp, "No %x for algorithm %x\n",
  1132. type, le32_to_cpu(blk->id));
  1133. break;
  1134. default:
  1135. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1136. file, blocks, type, pos);
  1137. break;
  1138. }
  1139. if (reg) {
  1140. buf = wm_adsp_buf_alloc(blk->data,
  1141. le32_to_cpu(blk->len),
  1142. &buf_list);
  1143. if (!buf) {
  1144. adsp_err(dsp, "Out of memory\n");
  1145. ret = -ENOMEM;
  1146. goto out_fw;
  1147. }
  1148. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1149. file, blocks, le32_to_cpu(blk->len),
  1150. reg);
  1151. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1152. le32_to_cpu(blk->len));
  1153. if (ret != 0) {
  1154. adsp_err(dsp,
  1155. "%s.%d: Failed to write to %x in %s: %d\n",
  1156. file, blocks, reg, region_name, ret);
  1157. }
  1158. }
  1159. tmp = le32_to_cpu(blk->len) % 4;
  1160. if (tmp)
  1161. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  1162. else
  1163. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  1164. blocks++;
  1165. }
  1166. ret = regmap_async_complete(regmap);
  1167. if (ret != 0)
  1168. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1169. if (pos > firmware->size)
  1170. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1171. file, blocks, pos - firmware->size);
  1172. out_fw:
  1173. regmap_async_complete(regmap);
  1174. release_firmware(firmware);
  1175. wm_adsp_buf_free(&buf_list);
  1176. out:
  1177. kfree(file);
  1178. return ret;
  1179. }
  1180. int wm_adsp1_init(struct wm_adsp *adsp)
  1181. {
  1182. INIT_LIST_HEAD(&adsp->alg_regions);
  1183. return 0;
  1184. }
  1185. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1186. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1187. struct snd_kcontrol *kcontrol,
  1188. int event)
  1189. {
  1190. struct snd_soc_codec *codec = w->codec;
  1191. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1192. struct wm_adsp *dsp = &dsps[w->shift];
  1193. struct wm_adsp_alg_region *alg_region;
  1194. struct wm_coeff_ctl *ctl;
  1195. int ret;
  1196. int val;
  1197. dsp->card = codec->component.card;
  1198. switch (event) {
  1199. case SND_SOC_DAPM_POST_PMU:
  1200. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1201. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1202. /*
  1203. * For simplicity set the DSP clock rate to be the
  1204. * SYSCLK rate rather than making it configurable.
  1205. */
  1206. if(dsp->sysclk_reg) {
  1207. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1208. if (ret != 0) {
  1209. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1210. ret);
  1211. return ret;
  1212. }
  1213. val = (val & dsp->sysclk_mask)
  1214. >> dsp->sysclk_shift;
  1215. ret = regmap_update_bits(dsp->regmap,
  1216. dsp->base + ADSP1_CONTROL_31,
  1217. ADSP1_CLK_SEL_MASK, val);
  1218. if (ret != 0) {
  1219. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1220. ret);
  1221. return ret;
  1222. }
  1223. }
  1224. ret = wm_adsp_load(dsp);
  1225. if (ret != 0)
  1226. goto err;
  1227. ret = wm_adsp_setup_algs(dsp);
  1228. if (ret != 0)
  1229. goto err;
  1230. ret = wm_adsp_load_coeff(dsp);
  1231. if (ret != 0)
  1232. goto err;
  1233. /* Initialize caches for enabled and unset controls */
  1234. ret = wm_coeff_init_control_caches(dsp);
  1235. if (ret != 0)
  1236. goto err;
  1237. /* Sync set controls */
  1238. ret = wm_coeff_sync_controls(dsp);
  1239. if (ret != 0)
  1240. goto err;
  1241. /* Start the core running */
  1242. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1243. ADSP1_CORE_ENA | ADSP1_START,
  1244. ADSP1_CORE_ENA | ADSP1_START);
  1245. break;
  1246. case SND_SOC_DAPM_PRE_PMD:
  1247. /* Halt the core */
  1248. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1249. ADSP1_CORE_ENA | ADSP1_START, 0);
  1250. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  1251. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  1252. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1253. ADSP1_SYS_ENA, 0);
  1254. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1255. ctl->enabled = 0;
  1256. while (!list_empty(&dsp->alg_regions)) {
  1257. alg_region = list_first_entry(&dsp->alg_regions,
  1258. struct wm_adsp_alg_region,
  1259. list);
  1260. list_del(&alg_region->list);
  1261. kfree(alg_region);
  1262. }
  1263. break;
  1264. default:
  1265. break;
  1266. }
  1267. return 0;
  1268. err:
  1269. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1270. ADSP1_SYS_ENA, 0);
  1271. return ret;
  1272. }
  1273. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  1274. static int wm_adsp2_ena(struct wm_adsp *dsp)
  1275. {
  1276. unsigned int val;
  1277. int ret, count;
  1278. ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1279. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  1280. if (ret != 0)
  1281. return ret;
  1282. /* Wait for the RAM to start, should be near instantaneous */
  1283. for (count = 0; count < 10; ++count) {
  1284. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  1285. &val);
  1286. if (ret != 0)
  1287. return ret;
  1288. if (val & ADSP2_RAM_RDY)
  1289. break;
  1290. msleep(1);
  1291. }
  1292. if (!(val & ADSP2_RAM_RDY)) {
  1293. adsp_err(dsp, "Failed to start DSP RAM\n");
  1294. return -EBUSY;
  1295. }
  1296. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  1297. return 0;
  1298. }
  1299. static void wm_adsp2_boot_work(struct work_struct *work)
  1300. {
  1301. struct wm_adsp *dsp = container_of(work,
  1302. struct wm_adsp,
  1303. boot_work);
  1304. int ret;
  1305. unsigned int val;
  1306. /*
  1307. * For simplicity set the DSP clock rate to be the
  1308. * SYSCLK rate rather than making it configurable.
  1309. */
  1310. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  1311. if (ret != 0) {
  1312. adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
  1313. return;
  1314. }
  1315. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  1316. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  1317. ret = regmap_update_bits_async(dsp->regmap,
  1318. dsp->base + ADSP2_CLOCKING,
  1319. ADSP2_CLK_SEL_MASK, val);
  1320. if (ret != 0) {
  1321. adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
  1322. return;
  1323. }
  1324. if (dsp->dvfs) {
  1325. ret = regmap_read(dsp->regmap,
  1326. dsp->base + ADSP2_CLOCKING, &val);
  1327. if (ret != 0) {
  1328. adsp_err(dsp, "Failed to read clocking: %d\n", ret);
  1329. return;
  1330. }
  1331. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  1332. ret = regulator_enable(dsp->dvfs);
  1333. if (ret != 0) {
  1334. adsp_err(dsp,
  1335. "Failed to enable supply: %d\n",
  1336. ret);
  1337. return;
  1338. }
  1339. ret = regulator_set_voltage(dsp->dvfs,
  1340. 1800000,
  1341. 1800000);
  1342. if (ret != 0) {
  1343. adsp_err(dsp,
  1344. "Failed to raise supply: %d\n",
  1345. ret);
  1346. return;
  1347. }
  1348. }
  1349. }
  1350. ret = wm_adsp2_ena(dsp);
  1351. if (ret != 0)
  1352. return;
  1353. ret = wm_adsp_load(dsp);
  1354. if (ret != 0)
  1355. goto err;
  1356. ret = wm_adsp_setup_algs(dsp);
  1357. if (ret != 0)
  1358. goto err;
  1359. ret = wm_adsp_load_coeff(dsp);
  1360. if (ret != 0)
  1361. goto err;
  1362. /* Initialize caches for enabled and unset controls */
  1363. ret = wm_coeff_init_control_caches(dsp);
  1364. if (ret != 0)
  1365. goto err;
  1366. /* Sync set controls */
  1367. ret = wm_coeff_sync_controls(dsp);
  1368. if (ret != 0)
  1369. goto err;
  1370. ret = regmap_update_bits_async(dsp->regmap,
  1371. dsp->base + ADSP2_CONTROL,
  1372. ADSP2_CORE_ENA,
  1373. ADSP2_CORE_ENA);
  1374. if (ret != 0)
  1375. goto err;
  1376. dsp->running = true;
  1377. return;
  1378. err:
  1379. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1380. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1381. }
  1382. int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
  1383. struct snd_kcontrol *kcontrol, int event)
  1384. {
  1385. struct snd_soc_codec *codec = w->codec;
  1386. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1387. struct wm_adsp *dsp = &dsps[w->shift];
  1388. dsp->card = codec->component.card;
  1389. switch (event) {
  1390. case SND_SOC_DAPM_PRE_PMU:
  1391. queue_work(system_unbound_wq, &dsp->boot_work);
  1392. break;
  1393. default:
  1394. break;
  1395. }
  1396. return 0;
  1397. }
  1398. EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
  1399. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  1400. struct snd_kcontrol *kcontrol, int event)
  1401. {
  1402. struct snd_soc_codec *codec = w->codec;
  1403. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1404. struct wm_adsp *dsp = &dsps[w->shift];
  1405. struct wm_adsp_alg_region *alg_region;
  1406. struct wm_coeff_ctl *ctl;
  1407. int ret;
  1408. switch (event) {
  1409. case SND_SOC_DAPM_POST_PMU:
  1410. flush_work(&dsp->boot_work);
  1411. if (!dsp->running)
  1412. return -EIO;
  1413. ret = regmap_update_bits(dsp->regmap,
  1414. dsp->base + ADSP2_CONTROL,
  1415. ADSP2_START,
  1416. ADSP2_START);
  1417. if (ret != 0)
  1418. goto err;
  1419. break;
  1420. case SND_SOC_DAPM_PRE_PMD:
  1421. dsp->running = false;
  1422. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1423. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  1424. ADSP2_START, 0);
  1425. /* Make sure DMAs are quiesced */
  1426. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  1427. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  1428. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  1429. if (dsp->dvfs) {
  1430. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  1431. 1800000);
  1432. if (ret != 0)
  1433. adsp_warn(dsp,
  1434. "Failed to lower supply: %d\n",
  1435. ret);
  1436. ret = regulator_disable(dsp->dvfs);
  1437. if (ret != 0)
  1438. adsp_err(dsp,
  1439. "Failed to enable supply: %d\n",
  1440. ret);
  1441. }
  1442. list_for_each_entry(ctl, &dsp->ctl_list, list)
  1443. ctl->enabled = 0;
  1444. while (!list_empty(&dsp->alg_regions)) {
  1445. alg_region = list_first_entry(&dsp->alg_regions,
  1446. struct wm_adsp_alg_region,
  1447. list);
  1448. list_del(&alg_region->list);
  1449. kfree(alg_region);
  1450. }
  1451. adsp_dbg(dsp, "Shutdown complete\n");
  1452. break;
  1453. default:
  1454. break;
  1455. }
  1456. return 0;
  1457. err:
  1458. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  1459. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  1460. return ret;
  1461. }
  1462. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  1463. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  1464. {
  1465. int ret;
  1466. /*
  1467. * Disable the DSP memory by default when in reset for a small
  1468. * power saving.
  1469. */
  1470. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  1471. ADSP2_MEM_ENA, 0);
  1472. if (ret != 0) {
  1473. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1474. return ret;
  1475. }
  1476. INIT_LIST_HEAD(&adsp->alg_regions);
  1477. INIT_LIST_HEAD(&adsp->ctl_list);
  1478. INIT_WORK(&adsp->boot_work, wm_adsp2_boot_work);
  1479. if (dvfs) {
  1480. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1481. if (IS_ERR(adsp->dvfs)) {
  1482. ret = PTR_ERR(adsp->dvfs);
  1483. adsp_err(adsp, "Failed to get DCVDD: %d\n", ret);
  1484. return ret;
  1485. }
  1486. ret = regulator_enable(adsp->dvfs);
  1487. if (ret != 0) {
  1488. adsp_err(adsp, "Failed to enable DCVDD: %d\n", ret);
  1489. return ret;
  1490. }
  1491. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1492. if (ret != 0) {
  1493. adsp_err(adsp, "Failed to initialise DVFS: %d\n", ret);
  1494. return ret;
  1495. }
  1496. ret = regulator_disable(adsp->dvfs);
  1497. if (ret != 0) {
  1498. adsp_err(adsp, "Failed to disable DCVDD: %d\n", ret);
  1499. return ret;
  1500. }
  1501. }
  1502. return 0;
  1503. }
  1504. EXPORT_SYMBOL_GPL(wm_adsp2_init);
  1505. MODULE_LICENSE("GPL v2");