videocodec_kernel_driver_D1.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724
  1. #include <linux/init.h>
  2. #include <linux/module.h>
  3. #include <linux/kernel.h>
  4. #include <linux/types.h>
  5. #include <linux/device.h>
  6. #include <linux/kdev_t.h>
  7. #include <linux/fs.h>
  8. #include <linux/cdev.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/mm_types.h>
  12. #include <linux/mm.h>
  13. #include <linux/jiffies.h>
  14. #include <linux/sched.h>
  15. #include <asm/uaccess.h>
  16. #include <asm/page.h>
  17. #include <linux/vmalloc.h>
  18. #include <linux/interrupt.h>
  19. #include <mach/irqs.h>
  20. /* #include <mach/x_define_irq.h> */
  21. #include <linux/wait.h>
  22. #include <linux/proc_fs.h>
  23. #include <linux/semaphore.h>
  24. #include <mt-plat/dma.h>
  25. #include <linux/delay.h>
  26. #include "mt-plat/sync_write.h"
  27. /* #include "mach/mt_reg_base.h" */
  28. #ifndef CONFIG_MTK_CLKMGR
  29. #include <linux/clk.h>
  30. #else
  31. #include "mach/mt_clkmgr.h"
  32. #endif
  33. #ifdef CONFIG_MTK_HIBERNATION
  34. #include <mtk_hibernate_dpm.h>
  35. /* #include <mach/diso.h> */
  36. #endif
  37. #include "videocodec_kernel_driver.h"
  38. #include "../videocodec_kernel.h"
  39. #include <asm/cacheflush.h>
  40. #include <asm/io.h>
  41. #include <asm/sizes.h>
  42. #include "val_types_private.h"
  43. #include "hal_types_private.h"
  44. #include "val_api_private.h"
  45. #include "val_log.h"
  46. #include "drv_api.h"
  47. #include <linux/of.h>
  48. #include <linux/of_address.h>
  49. #include <linux/of_irq.h>
  50. #if IS_ENABLED(CONFIG_COMPAT)
  51. #include <linux/uaccess.h>
  52. #include <linux/compat.h>
  53. #endif
  54. /* #define KS_POWER_WORKAROUND */
  55. /* #define VCODEC_DEBUG */
  56. #ifdef VCODEC_DEBUG
  57. #undef VCODEC_DEBUG
  58. #define VCODEC_DEBUG MODULE_MFV_LOGE
  59. #undef MODULE_MFV_LOGD
  60. #define MODULE_MFV_LOGD MODULE_MFV_LOGE
  61. #else
  62. #define VCODEC_DEBUG(...)
  63. #undef MODULE_MFV_LOGD
  64. #define MODULE_MFV_LOGD(...)
  65. #endif
  66. #define ENABLE_MMDVFS_VDEC
  67. #ifdef ENABLE_MMDVFS_VDEC
  68. /* <--- MM DVFS related */
  69. #include <mt_smi.h>
  70. #define DROP_PERCENTAGE 50
  71. #define RAISE_PERCENTAGE 90
  72. #define MONITOR_DURATION_MS 4000
  73. #define DVFS_LOW MMDVFS_VOLTAGE_LOW
  74. #define DVFS_HIGH MMDVFS_VOLTAGE_HIGH
  75. #define DVFS_DEFAULT MMDVFS_VOLTAGE_HIGH
  76. #define MONITOR_START_MINUS_1 0
  77. #define SW_OVERHEAD_MS 1
  78. static VAL_BOOL_T gMMDFVFSMonitorStarts = VAL_FALSE;
  79. static VAL_BOOL_T gFirstDvfsLock = VAL_FALSE;
  80. static VAL_UINT32_T gMMDFVFSMonitorCounts;
  81. static VAL_TIME_T gMMDFVFSMonitorStartTime;
  82. static VAL_TIME_T gMMDFVFSLastLockTime;
  83. static VAL_TIME_T gMMDFVFSMonitorEndTime;
  84. static VAL_UINT32_T gHWLockInterval;
  85. static VAL_INT32_T gHWLockMaxDuration;
  86. #ifndef CONFIG_MTK_CLKMGR
  87. static struct clk *clk_MT_CG_TOP_MUX_VDEC; /* TOP_MUX_VDEC */
  88. static struct clk *clk_MT_CG_TOP_SYSPLL1_D2; /* TOP_SYSPLL1_D2 */
  89. static struct clk *clk_MT_CG_TOP_SYSPLL1_D4; /* TOP_SYSPLL1_D4 */
  90. #endif
  91. VAL_UINT32_T TimeDiffMs(VAL_TIME_T timeOld, VAL_TIME_T timeNew)
  92. {
  93. /* MODULE_MFV_LOGE ("@@ timeOld(%d, %d), timeNew(%d, %d)",
  94. timeOld.u4Sec, timeOld.u4uSec, timeNew.u4Sec, timeNew.u4uSec); */
  95. return ((((timeNew.u4Sec - timeOld.u4Sec) * 1000000) + timeNew.u4uSec) - timeOld.u4uSec) / 1000;
  96. }
  97. /* raise/drop voltage */
  98. void SendDvfsRequest(int level)
  99. {
  100. int ret = 0;
  101. if (level == MMDVFS_VOLTAGE_LOW) {
  102. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] SendDvfsRequest(MMDVFS_VOLTAGE_LOW)");
  103. #ifdef CONFIG_MTK_CLKMGR
  104. clkmux_sel(MT_MUX_VDEC, 3, "MMDVFS_VOLTAGE_LOW"); /* 136.5MHz */
  105. #else
  106. ret = clk_prepare_enable(clk_MT_CG_TOP_MUX_VDEC);
  107. if (ret) {
  108. /* print error log & error handling */
  109. MODULE_MFV_LOGD("[VCODEC][ERROR] clk_MT_CG_TOP_MUX_VDEC is not enabled, ret = %d\n", ret);
  110. }
  111. clk_set_parent(clk_MT_CG_TOP_MUX_VDEC, clk_MT_CG_TOP_SYSPLL1_D4);
  112. clk_disable_unprepare(clk_MT_CG_TOP_MUX_VDEC);
  113. #endif
  114. ret = mmdvfs_set_step(SMI_BWC_SCEN_VP, MMDVFS_VOLTAGE_LOW);
  115. } else if (level == MMDVFS_VOLTAGE_HIGH) {
  116. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] SendDvfsRequest(MMDVFS_VOLTAGE_HIGH)");
  117. ret = mmdvfs_set_step(SMI_BWC_SCEN_VP, MMDVFS_VOLTAGE_HIGH);
  118. #ifdef CONFIG_MTK_CLKMGR
  119. clkmux_sel(MT_MUX_VDEC, 1, "MMDVFS_VOLTAGE_HIGH"); /* 273MHz */
  120. #else
  121. ret = clk_prepare_enable(clk_MT_CG_TOP_MUX_VDEC);
  122. if (ret) {
  123. /* print error log & error handling */
  124. MODULE_MFV_LOGE("[VCODEC][ERROR] clk_MT_CG_TOP_MUX_VDEC is not enabled, ret = %d\n", ret);
  125. }
  126. clk_set_parent(clk_MT_CG_TOP_MUX_VDEC, clk_MT_CG_TOP_SYSPLL1_D2);
  127. clk_disable_unprepare(clk_MT_CG_TOP_MUX_VDEC);
  128. #endif
  129. } else {
  130. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] OOPS: level = %d\n", level);
  131. }
  132. if (0 != ret) {
  133. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  134. MODULE_MFV_LOGE("[VCODEC][MMDVFS_VDEC] OOPS: mmdvfs_set_step error!");
  135. }
  136. }
  137. void VdecDvfsBegin(void)
  138. {
  139. gMMDFVFSMonitorStarts = VAL_TRUE;
  140. gMMDFVFSMonitorCounts = 0;
  141. gHWLockInterval = 0;
  142. gFirstDvfsLock = VAL_TRUE;
  143. gHWLockMaxDuration = 0;
  144. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] VdecDvfsBegin");
  145. /* eVideoGetTimeOfDay(&gMMDFVFSMonitorStartTime, sizeof(VAL_TIME_T)); */
  146. }
  147. VAL_UINT32_T VdecDvfsGetMonitorDuration(void)
  148. {
  149. eVideoGetTimeOfDay(&gMMDFVFSMonitorEndTime, sizeof(VAL_TIME_T));
  150. return TimeDiffMs(gMMDFVFSMonitorStartTime, gMMDFVFSMonitorEndTime);
  151. }
  152. void VdecDvfsEnd(int level)
  153. {
  154. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] VdecDVFS monitor %dms, decoded %d frames\n",
  155. MONITOR_DURATION_MS,
  156. gMMDFVFSMonitorCounts);
  157. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] total time %d, max duration %d, target lv %d\n",
  158. gHWLockInterval,
  159. gHWLockMaxDuration,
  160. level);
  161. gMMDFVFSMonitorStarts = VAL_FALSE;
  162. gMMDFVFSMonitorCounts = 0;
  163. gHWLockInterval = 0;
  164. gHWLockMaxDuration = 0;
  165. }
  166. VAL_UINT32_T VdecDvfsStep(void)
  167. {
  168. VAL_TIME_T _now;
  169. VAL_UINT32_T _diff = 0;
  170. eVideoGetTimeOfDay(&_now, sizeof(VAL_TIME_T));
  171. _diff = TimeDiffMs(gMMDFVFSLastLockTime, _now);
  172. if (_diff > gHWLockMaxDuration) {
  173. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  174. gHWLockMaxDuration = _diff;
  175. }
  176. gHWLockInterval += (_diff + SW_OVERHEAD_MS);
  177. return _diff;
  178. }
  179. void VdecDvfsAdjustment(void)
  180. {
  181. VAL_UINT32_T _monitor_duration = 0;
  182. VAL_UINT32_T _diff = 0;
  183. VAL_UINT32_T _perc = 0;
  184. if (VAL_TRUE == gMMDFVFSMonitorStarts && gMMDFVFSMonitorCounts > MONITOR_START_MINUS_1) {
  185. _monitor_duration = VdecDvfsGetMonitorDuration();
  186. if (_monitor_duration < MONITOR_DURATION_MS) {
  187. _diff = VdecDvfsStep();
  188. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] lock time(%d ms, %d ms), cnt=%d, _monitor_duration=%d\n",
  189. _diff, gHWLockInterval, gMMDFVFSMonitorCounts, _monitor_duration);
  190. } else {
  191. VdecDvfsStep();
  192. _perc = (VAL_UINT32_T)(100 * gHWLockInterval / _monitor_duration);
  193. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] DROP_PERCENTAGE = %d, RAISE_PERCENTAGE = %d\n",
  194. DROP_PERCENTAGE, RAISE_PERCENTAGE);
  195. MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] reset monitor duration (%d ms), percent: %d\n",
  196. _monitor_duration, _perc);
  197. if (_perc < DROP_PERCENTAGE) {
  198. SendDvfsRequest(DVFS_LOW);
  199. VdecDvfsEnd(DVFS_LOW);
  200. } else if (_perc > RAISE_PERCENTAGE) {
  201. SendDvfsRequest(DVFS_HIGH);
  202. VdecDvfsEnd(DVFS_HIGH);
  203. } else {
  204. VdecDvfsEnd(-1);
  205. }
  206. }
  207. }
  208. gMMDFVFSMonitorCounts++;
  209. }
  210. void VdecDvfsMonitorStart(void)
  211. {
  212. if (VAL_FALSE == gMMDFVFSMonitorStarts) {
  213. /* Continous monitoring */
  214. VdecDvfsBegin();
  215. }
  216. if (VAL_TRUE == gMMDFVFSMonitorStarts) {
  217. /* MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] LOCK 1\n"); */
  218. if (gMMDFVFSMonitorCounts > MONITOR_START_MINUS_1) {
  219. if (VAL_TRUE == gFirstDvfsLock) {
  220. gFirstDvfsLock = VAL_FALSE;
  221. /* MODULE_MFV_LOGD("[VCODEC][MMDVFS_VDEC] LOCK 1 start monitor\n"); */
  222. eVideoGetTimeOfDay(&gMMDFVFSMonitorStartTime, sizeof(VAL_TIME_T));
  223. }
  224. eVideoGetTimeOfDay(&gMMDFVFSLastLockTime, sizeof(VAL_TIME_T));
  225. }
  226. }
  227. }
  228. /* ---> */
  229. #endif
  230. #define VDO_HW_WRITE(ptr, data) mt_reg_sync_writel(data, ptr)
  231. #define VDO_HW_READ(ptr) (*((volatile unsigned int * const)(ptr)))
  232. #define VCODEC_DEVNAME "Vcodec"
  233. #define VCODEC_DEV_MAJOR_NUMBER 160 /* 189 */
  234. /* #define VENC_USE_L2C */
  235. static dev_t vcodec_devno = MKDEV(VCODEC_DEV_MAJOR_NUMBER, 0);
  236. static struct cdev *vcodec_cdev;
  237. static struct class *vcodec_class;
  238. static struct device *vcodec_device;
  239. #ifndef CONFIG_MTK_CLKMGR
  240. static struct clk *clk_MT_CG_DISP0_SMI_COMMON; /* MM_DISP0_SMI_COMMON */
  241. static struct clk *clk_MT_CG_VDEC0_VDEC; /* VDEC0_VDEC */
  242. static struct clk *clk_MT_CG_VDEC1_LARB; /* VDEC1_LARB */
  243. static struct clk *clk_MT_CG_VENC_VENC; /* VENC_VENC */
  244. static struct clk *clk_MT_CG_VENC_LARB; /* VENC_LARB */
  245. static struct clk *clk_MT_SCP_SYS_VDE; /* SCP_SYS_VDE */
  246. static struct clk *clk_MT_SCP_SYS_VEN; /* SCP_SYS_VEN */
  247. static struct clk *clk_MT_SCP_SYS_DIS; /* SCP_SYS_DIS */
  248. #endif
  249. static DEFINE_MUTEX(IsOpenedLock);
  250. static DEFINE_MUTEX(PWRLock);
  251. static DEFINE_MUTEX(VdecHWLock);
  252. static DEFINE_MUTEX(VencHWLock);
  253. static DEFINE_MUTEX(EncEMILock);
  254. static DEFINE_MUTEX(L2CLock);
  255. static DEFINE_MUTEX(DecEMILock);
  256. static DEFINE_MUTEX(DriverOpenCountLock);
  257. static DEFINE_MUTEX(DecHWLockEventTimeoutLock);
  258. static DEFINE_MUTEX(EncHWLockEventTimeoutLock);
  259. static DEFINE_MUTEX(VdecPWRLock);
  260. static DEFINE_MUTEX(VencPWRLock);
  261. static DEFINE_MUTEX(LogCountLock);
  262. static DEFINE_SPINLOCK(DecIsrLock);
  263. static DEFINE_SPINLOCK(EncIsrLock);
  264. static DEFINE_SPINLOCK(LockDecHWCountLock);
  265. static DEFINE_SPINLOCK(LockEncHWCountLock);
  266. static DEFINE_SPINLOCK(DecISRCountLock);
  267. static DEFINE_SPINLOCK(EncISRCountLock);
  268. static VAL_EVENT_T DecHWLockEvent; /* mutex : HWLockEventTimeoutLock */
  269. static VAL_EVENT_T EncHWLockEvent; /* mutex : HWLockEventTimeoutLock */
  270. static VAL_EVENT_T DecIsrEvent; /* mutex : HWLockEventTimeoutLock */
  271. static VAL_EVENT_T EncIsrEvent; /* mutex : HWLockEventTimeoutLock */
  272. static VAL_INT32_T Driver_Open_Count; /* mutex : DriverOpenCountLock */
  273. static VAL_UINT32_T gu4PWRCounter; /* mutex : PWRLock */
  274. static VAL_UINT32_T gu4EncEMICounter; /* mutex : EncEMILock */
  275. static VAL_UINT32_T gu4DecEMICounter; /* mutex : DecEMILock */
  276. static VAL_UINT32_T gu4L2CCounter; /* mutex : L2CLock */
  277. static VAL_BOOL_T bIsOpened = VAL_FALSE; /* mutex : IsOpenedLock */
  278. static VAL_UINT32_T gu4HwVencIrqStatus; /* hardware VENC IRQ status (VP8/H264) */
  279. static VAL_UINT32_T gu4VdecPWRCounter; /* mutex : VdecPWRLock */
  280. static VAL_UINT32_T gu4VencPWRCounter; /* mutex : VencPWRLock */
  281. static VAL_UINT32_T gu4LogCountUser; /* mutex : LogCountLock */
  282. static VAL_UINT32_T gu4LogCount;
  283. static VAL_UINT32_T gLockTimeOutCount;
  284. static VAL_UINT32_T gu4VdecLockThreadId;
  285. /* VENC physical base address */
  286. #undef VENC_BASE
  287. #define VENC_BASE 0x17002000
  288. #define VENC_REGION 0x1000
  289. /* VDEC virtual base address */
  290. #define VDEC_BASE_PHY 0x16000000
  291. #define VDEC_REGION 0x29000
  292. #define HW_BASE 0x7FFF000
  293. #define HW_REGION 0x2000
  294. #define INFO_BASE 0x10000000
  295. #define INFO_REGION 0x1000
  296. #if 0
  297. #define VENC_IRQ_STATUS_addr (VENC_BASE + 0x05C)
  298. #define VENC_IRQ_ACK_addr (VENC_BASE + 0x060)
  299. #define VENC_MP4_IRQ_ACK_addr (VENC_BASE + 0x678)
  300. #define VENC_MP4_IRQ_STATUS_addr (VENC_BASE + 0x67C)
  301. #define VENC_ZERO_COEF_COUNT_addr (VENC_BASE + 0x688)
  302. #define VENC_BYTE_COUNT_addr (VENC_BASE + 0x680)
  303. #define VENC_MP4_IRQ_ENABLE_addr (VENC_BASE + 0x668)
  304. #define VENC_MP4_STATUS_addr (VENC_BASE + 0x664)
  305. #define VENC_MP4_MVQP_STATUS_addr (VENC_BASE + 0x6E4)
  306. #endif
  307. #define VENC_IRQ_STATUS_SPS 0x1
  308. #define VENC_IRQ_STATUS_PPS 0x2
  309. #define VENC_IRQ_STATUS_FRM 0x4
  310. #define VENC_IRQ_STATUS_DRAM 0x8
  311. #define VENC_IRQ_STATUS_PAUSE 0x10
  312. #define VENC_IRQ_STATUS_SWITCH 0x20
  313. #if 0
  314. /* VDEC virtual base address */
  315. #define VDEC_MISC_BASE (VDEC_BASE + 0x0000)
  316. #define VDEC_VLD_BASE (VDEC_BASE + 0x1000)
  317. #endif
  318. VAL_ULONG_T KVA_VENC_IRQ_ACK_ADDR, KVA_VENC_IRQ_STATUS_ADDR, KVA_VENC_BASE;
  319. VAL_ULONG_T KVA_VDEC_MISC_BASE, KVA_VDEC_VLD_BASE, KVA_VDEC_BASE, KVA_VDEC_GCON_BASE;
  320. VAL_UINT32_T VENC_IRQ_ID, VDEC_IRQ_ID;
  321. /* extern unsigned long pmem_user_v2p_video(unsigned long va); */
  322. #if defined(VENC_USE_L2C)
  323. /* extern int config_L2(int option); */
  324. #endif
  325. void vdec_power_on(void)
  326. {
  327. int ret = 0;
  328. mutex_lock(&VdecPWRLock);
  329. gu4VdecPWRCounter++;
  330. mutex_unlock(&VdecPWRLock);
  331. ret = 0;
  332. #ifdef CONFIG_MTK_CLKMGR
  333. /* Central power on */
  334. enable_clock(MT_CG_DISP0_SMI_COMMON, "VDEC");
  335. enable_clock(MT_CG_VDEC0_VDEC, "VDEC");
  336. enable_clock(MT_CG_VDEC1_LARB, "VDEC");
  337. #ifdef VDEC_USE_L2C
  338. /* enable_clock(MT_CG_INFRA_L2C_SRAM, "VDEC"); */
  339. #endif
  340. #else
  341. ret = clk_prepare_enable(clk_MT_SCP_SYS_DIS);
  342. if (ret) {
  343. /* print error log & error handling */
  344. MODULE_MFV_LOGE("[VCODEC][ERROR][vdec_power_on] clk_MT_SCP_SYS_DIS is not enabled, ret = %d\n", ret);
  345. }
  346. ret = clk_prepare_enable(clk_MT_CG_DISP0_SMI_COMMON);
  347. if (ret) {
  348. /* print error log & error handling */
  349. MODULE_MFV_LOGE("[VCODEC][ERROR][vdec_power_on] clk_MT_CG_DISP0_SMI_COMMON is not enabled, ret = %d\n",
  350. ret);
  351. }
  352. ret = clk_prepare_enable(clk_MT_SCP_SYS_VDE);
  353. if (ret) {
  354. /* print error log & error handling */
  355. MODULE_MFV_LOGE("[VCODEC][ERROR][vdec_power_on] clk_MT_SCP_SYS_VDE is not enabled, ret = %d\n", ret);
  356. }
  357. ret = clk_prepare_enable(clk_MT_CG_VDEC0_VDEC);
  358. if (ret) {
  359. /* print error log & error handling */
  360. MODULE_MFV_LOGE("[VCODEC][ERROR][vdec_power_on] clk_MT_CG_VDEC0_VDEC is not enabled, ret = %d\n", ret);
  361. }
  362. ret = clk_prepare_enable(clk_MT_CG_VDEC1_LARB);
  363. if (ret) {
  364. /* print error log & error handling */
  365. MODULE_MFV_LOGE("[VCODEC][ERROR][vdec_power_on] clk_MT_CG_VDEC1_LARB is not enabled, ret = %d\n", ret);
  366. }
  367. #endif
  368. }
  369. void vdec_power_off(void)
  370. {
  371. mutex_lock(&VdecPWRLock);
  372. if (gu4VdecPWRCounter == 0) {
  373. MODULE_MFV_LOGD("[VCODEC] gu4VdecPWRCounter = 0\n");
  374. } else {
  375. gu4VdecPWRCounter--;
  376. #ifdef CONFIG_MTK_CLKMGR
  377. /* Central power off */
  378. disable_clock(MT_CG_VDEC0_VDEC, "VDEC");
  379. disable_clock(MT_CG_VDEC1_LARB, "VDEC");
  380. disable_clock(MT_CG_DISP0_SMI_COMMON, "VDEC");
  381. #ifdef VDEC_USE_L2C
  382. /* disable_clock(MT_CG_INFRA_L2C_SRAM, "VDEC"); */
  383. #endif
  384. #else
  385. clk_disable_unprepare(clk_MT_CG_VDEC1_LARB);
  386. clk_disable_unprepare(clk_MT_CG_VDEC0_VDEC);
  387. clk_disable_unprepare(clk_MT_SCP_SYS_VDE);
  388. clk_disable_unprepare(clk_MT_CG_DISP0_SMI_COMMON);
  389. clk_disable_unprepare(clk_MT_SCP_SYS_DIS);
  390. #endif
  391. }
  392. mutex_unlock(&VdecPWRLock);
  393. }
  394. void venc_power_on(void)
  395. {
  396. int ret = 0;
  397. mutex_lock(&VencPWRLock);
  398. gu4VencPWRCounter++;
  399. mutex_unlock(&VencPWRLock);
  400. ret = 0;
  401. MODULE_MFV_LOGD("[VCODEC] venc_power_on +\n");
  402. #ifdef CONFIG_MTK_CLKMGR
  403. enable_clock(MT_CG_DISP0_SMI_COMMON, "VENC");
  404. enable_clock(MT_CG_VENC_VENC, "VENC");
  405. enable_clock(MT_CG_VENC_LARB , "VENC");
  406. #ifdef VENC_USE_L2C
  407. enable_clock(MT_CG_INFRA_L2C_SRAM, "VENC");
  408. #endif
  409. #else
  410. ret = clk_prepare_enable(clk_MT_SCP_SYS_DIS);
  411. if (ret) {
  412. /* print error log & error handling */
  413. MODULE_MFV_LOGE("[VCODEC][ERROR][venc_power_on] clk_MT_SCP_SYS_DIS is not enabled, ret = %d\n", ret);
  414. }
  415. ret = clk_prepare_enable(clk_MT_CG_DISP0_SMI_COMMON);
  416. if (ret) {
  417. /* print error log & error handling */
  418. MODULE_MFV_LOGE("[VCODEC][ERROR][venc_power_on] clk_MT_CG_DISP0_SMI_COMMON is not enabled, ret = %d\n",
  419. ret);
  420. }
  421. ret = clk_prepare_enable(clk_MT_SCP_SYS_VEN);
  422. if (ret) {
  423. /* print error log & error handling */
  424. MODULE_MFV_LOGE("[VCODEC][ERROR][venc_power_on] clk_MT_SCP_SYS_VEN is not enabled, ret = %d\n", ret);
  425. }
  426. ret = clk_prepare_enable(clk_MT_CG_VENC_VENC);
  427. if (ret) {
  428. /* print error log & error handling */
  429. MODULE_MFV_LOGE("[VCODEC][ERROR][venc_power_on] clk_MT_CG_VENC_VENC is not enabled, ret = %d\n", ret);
  430. }
  431. ret = clk_prepare_enable(clk_MT_CG_VENC_LARB);
  432. if (ret) {
  433. /* print error log & error handling */
  434. MODULE_MFV_LOGE("[VCODEC][ERROR][venc_power_on] clk_MT_CG_VENC_LARB is not enabled, ret = %d\n", ret);
  435. }
  436. #endif
  437. MODULE_MFV_LOGD("[VCODEC] venc_power_on -\n");
  438. }
  439. void venc_power_off(void)
  440. {
  441. mutex_lock(&VencPWRLock);
  442. if (gu4VencPWRCounter == 0) {
  443. MODULE_MFV_LOGD("[VCODEC] gu4VencPWRCounter = 0\n");
  444. } else {
  445. gu4VencPWRCounter--;
  446. MODULE_MFV_LOGD("[VCODEC] venc_power_off +\n");
  447. #ifdef CONFIG_MTK_CLKMGR
  448. disable_clock(MT_CG_VENC_VENC, "VENC");
  449. disable_clock(MT_CG_VENC_LARB, "VENC");
  450. disable_clock(MT_CG_DISP0_SMI_COMMON, "VENC");
  451. #ifdef VENC_USE_L2C
  452. disable_clock(MT_CG_INFRA_L2C_SRAM, "VENC");
  453. #endif
  454. #else
  455. clk_disable_unprepare(clk_MT_CG_VENC_LARB);
  456. clk_disable_unprepare(clk_MT_CG_VENC_VENC);
  457. clk_disable_unprepare(clk_MT_SCP_SYS_VEN);
  458. clk_disable_unprepare(clk_MT_CG_DISP0_SMI_COMMON);
  459. clk_disable_unprepare(clk_MT_SCP_SYS_DIS);
  460. #endif
  461. MODULE_MFV_LOGD("[VCODEC] venc_power_off -\n");
  462. }
  463. mutex_unlock(&VencPWRLock);
  464. }
  465. void dec_isr(void)
  466. {
  467. VAL_RESULT_T eValRet;
  468. VAL_ULONG_T ulFlags, ulFlagsISR, ulFlagsLockHW;
  469. VAL_UINT32_T u4TempDecISRCount = 0;
  470. VAL_UINT32_T u4TempLockDecHWCount = 0;
  471. VAL_UINT32_T u4CgStatus = 0;
  472. VAL_UINT32_T u4DecDoneStatus = 0;
  473. u4CgStatus = VDO_HW_READ(KVA_VDEC_GCON_BASE);
  474. if ((u4CgStatus & 0x10) != 0) {
  475. MODULE_MFV_LOGE("[VCODEC][ERROR] DEC ISR, VDEC active is not 0x0 (0x%08x)", u4CgStatus);
  476. return;
  477. }
  478. u4DecDoneStatus = VDO_HW_READ(KVA_VDEC_BASE + 0xA4);
  479. if ((u4DecDoneStatus & (0x1 << 16)) != 0x10000) {
  480. MODULE_MFV_LOGE("[VCODEC][ERROR] DEC ISR, Decode done status is not 0x1 (0x%08x)", u4DecDoneStatus);
  481. return;
  482. }
  483. spin_lock_irqsave(&DecISRCountLock, ulFlagsISR);
  484. gu4DecISRCount++;
  485. u4TempDecISRCount = gu4DecISRCount;
  486. spin_unlock_irqrestore(&DecISRCountLock, ulFlagsISR);
  487. spin_lock_irqsave(&LockDecHWCountLock, ulFlagsLockHW);
  488. u4TempLockDecHWCount = gu4LockDecHWCount;
  489. spin_unlock_irqrestore(&LockDecHWCountLock, ulFlagsLockHW);
  490. if (u4TempDecISRCount != u4TempLockDecHWCount) {
  491. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  492. /* MODULE_MFV_LOGE("[INFO] Dec ISRCount: 0x%x, LockHWCount:0x%x\n",
  493. u4TempDecISRCount, u4TempLockDecHWCount); */
  494. }
  495. /* Clear interrupt */
  496. VDO_HW_WRITE(KVA_VDEC_MISC_BASE + 41 * 4, VDO_HW_READ(KVA_VDEC_MISC_BASE + 41 * 4) | 0x11);
  497. VDO_HW_WRITE(KVA_VDEC_MISC_BASE + 41 * 4, VDO_HW_READ(KVA_VDEC_MISC_BASE + 41 * 4) & ~0x10);
  498. spin_lock_irqsave(&DecIsrLock, ulFlags);
  499. eValRet = eVideoSetEvent(&DecIsrEvent, sizeof(VAL_EVENT_T));
  500. if (VAL_RESULT_NO_ERROR != eValRet) {
  501. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  502. MODULE_MFV_LOGE("[VCODEC][ERROR] ISR set DecIsrEvent error\n");
  503. }
  504. spin_unlock_irqrestore(&DecIsrLock, ulFlags);
  505. return;
  506. }
  507. void enc_isr(void)
  508. {
  509. VAL_RESULT_T eValRet;
  510. VAL_ULONG_T ulFlagsISR, ulFlagsLockHW;
  511. VAL_UINT32_T u4TempEncISRCount = 0;
  512. VAL_UINT32_T u4TempLockEncHWCount = 0;
  513. /* ---------------------- */
  514. spin_lock_irqsave(&EncISRCountLock, ulFlagsISR);
  515. gu4EncISRCount++;
  516. u4TempEncISRCount = gu4EncISRCount;
  517. spin_unlock_irqrestore(&EncISRCountLock, ulFlagsISR);
  518. spin_lock_irqsave(&LockEncHWCountLock, ulFlagsLockHW);
  519. u4TempLockEncHWCount = gu4LockEncHWCount;
  520. spin_unlock_irqrestore(&LockEncHWCountLock, ulFlagsLockHW);
  521. if (u4TempEncISRCount != u4TempLockEncHWCount) {
  522. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  523. /* MODULE_MFV_LOGE("[INFO] Enc ISRCount: 0x%x, LockHWCount:0x%x\n",
  524. u4TempEncISRCount, u4TempLockEncHWCount); */
  525. }
  526. if (grVcodecEncHWLock.pvHandle == 0) {
  527. MODULE_MFV_LOGE("[VCODEC][ERROR] NO one Lock Enc HW, please check!!\n");
  528. /* Clear all status */
  529. /* VDO_HW_WRITE(KVA_VENC_MP4_IRQ_ACK_ADDR, 1); */
  530. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_PAUSE);
  531. /* VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_DRAM_VP8); */
  532. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_SWITCH);
  533. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_DRAM);
  534. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_SPS);
  535. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_PPS);
  536. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_FRM);
  537. return;
  538. }
  539. if (grVcodecEncHWLock.eDriverType == VAL_DRIVER_TYPE_H264_ENC) { /* hardwire */
  540. gu4HwVencIrqStatus = VDO_HW_READ(KVA_VENC_IRQ_STATUS_ADDR);
  541. if (gu4HwVencIrqStatus & VENC_IRQ_STATUS_PAUSE) {
  542. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  543. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_PAUSE);
  544. }
  545. if (gu4HwVencIrqStatus & VENC_IRQ_STATUS_SWITCH) {
  546. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  547. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_SWITCH);
  548. }
  549. if (gu4HwVencIrqStatus & VENC_IRQ_STATUS_DRAM) {
  550. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  551. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_DRAM);
  552. }
  553. if (gu4HwVencIrqStatus & VENC_IRQ_STATUS_SPS) {
  554. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  555. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_SPS);
  556. }
  557. if (gu4HwVencIrqStatus & VENC_IRQ_STATUS_PPS) {
  558. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  559. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_PPS);
  560. }
  561. if (gu4HwVencIrqStatus & VENC_IRQ_STATUS_FRM) {
  562. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  563. VDO_HW_WRITE(KVA_VENC_IRQ_ACK_ADDR, VENC_IRQ_STATUS_FRM);
  564. }
  565. } else if (grVcodecEncHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC) { /* hardwire */
  566. MODULE_MFV_LOGE("[VCODEC][enc_isr] VAL_DRIVER_TYPE_HEVC_ENC!!\n");
  567. } else {
  568. MODULE_MFV_LOGE("[VCODEC][ERROR] Invalid lock holder driver type = %d\n",
  569. grVcodecEncHWLock.eDriverType);
  570. }
  571. eValRet = eVideoSetEvent(&EncIsrEvent, sizeof(VAL_EVENT_T));
  572. if (VAL_RESULT_NO_ERROR != eValRet) {
  573. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  574. MODULE_MFV_LOGE("[VCODEC][ERROR] ISR set EncIsrEvent error\n");
  575. }
  576. }
  577. static irqreturn_t video_intr_dlr(int irq, void *dev_id)
  578. {
  579. dec_isr();
  580. return IRQ_HANDLED;
  581. }
  582. static irqreturn_t video_intr_dlr2(int irq, void *dev_id)
  583. {
  584. enc_isr();
  585. return IRQ_HANDLED;
  586. }
  587. static long vcodec_alloc_non_cache_buffer(unsigned long arg)
  588. {
  589. VAL_UINT8_T *user_data_addr;
  590. VAL_MEMORY_T rTempMem;
  591. VAL_LONG_T ret;
  592. MODULE_MFV_LOGE("VCODEC_ALLOC_NON_CACHE_BUFFER + tid = %d\n", current->pid);
  593. user_data_addr = (VAL_UINT8_T *)arg;
  594. ret = copy_from_user(&rTempMem, user_data_addr, sizeof(VAL_MEMORY_T));
  595. if (ret) {
  596. MODULE_MFV_LOGE("[ERROR] VCODEC_ALLOC_NON_CACHE_BUFFER, copy_from_user failed: %lu\n", ret);
  597. return -EFAULT;
  598. }
  599. rTempMem.u4ReservedSize /*kernel va*/ =
  600. (VAL_ULONG_T)dma_alloc_coherent(0, rTempMem.u4MemSize, (dma_addr_t *)&rTempMem.pvMemPa, GFP_KERNEL);
  601. if ((0 == rTempMem.u4ReservedSize) || (0 == rTempMem.pvMemPa)) {
  602. MODULE_MFV_LOGE("[ERROR] dma_alloc_coherent fail in VCODEC_ALLOC_NON_CACHE_BUFFER\n");
  603. return -EFAULT;
  604. }
  605. MODULE_MFV_LOGD("[VCODEC] kernel va = 0x%lx, kernel pa = 0x%lx, memory size = %lu\n",
  606. (VAL_ULONG_T)rTempMem.u4ReservedSize,
  607. (VAL_ULONG_T)rTempMem.pvMemPa,
  608. (VAL_ULONG_T)rTempMem.u4MemSize);
  609. /* mutex_lock(&NonCacheMemoryListLock); */
  610. /* Add_NonCacheMemoryList(rTempMem.u4ReservedSize, (VAL_UINT32_T)rTempMem.pvMemPa,
  611. (VAL_UINT32_T)rTempMem.u4MemSize, 0, 0); */
  612. /* mutex_unlock(&NonCacheMemoryListLock); */
  613. ret = copy_to_user(user_data_addr, &rTempMem, sizeof(VAL_MEMORY_T));
  614. if (ret) {
  615. MODULE_MFV_LOGE("[ERROR] VCODEC_ALLOC_NON_CACHE_BUFFER, copy_to_user failed: %lu\n", ret);
  616. return -EFAULT;
  617. }
  618. MODULE_MFV_LOGE("VCODEC_ALLOC_NON_CACHE_BUFFER - tid = %d\n", current->pid);
  619. return 0;
  620. }
  621. static long vcodec_free_non_cache_buffer(unsigned long arg)
  622. {
  623. VAL_UINT8_T *user_data_addr;
  624. VAL_MEMORY_T rTempMem;
  625. VAL_LONG_T ret;
  626. MODULE_MFV_LOGE("VCODEC_FREE_NON_CACHE_BUFFER + tid = %d\n", current->pid);
  627. user_data_addr = (VAL_UINT8_T *)arg;
  628. ret = copy_from_user(&rTempMem, user_data_addr, sizeof(VAL_MEMORY_T));
  629. if (ret) {
  630. MODULE_MFV_LOGE("[ERROR] VCODEC_FREE_NON_CACHE_BUFFER, copy_from_user failed: %lu\n", ret);
  631. return -EFAULT;
  632. }
  633. dma_free_coherent(0, rTempMem.u4MemSize, (void *)rTempMem.u4ReservedSize, (dma_addr_t)rTempMem.pvMemPa);
  634. /* mutex_lock(&NonCacheMemoryListLock); */
  635. /* Free_NonCacheMemoryList(rTempMem.u4ReservedSize, (VAL_UINT32_T)rTempMem.pvMemPa); */
  636. /* mutex_unlock(&NonCacheMemoryListLock); */
  637. rTempMem.u4ReservedSize = 0;
  638. rTempMem.pvMemPa = NULL;
  639. ret = copy_to_user(user_data_addr, &rTempMem, sizeof(VAL_MEMORY_T));
  640. if (ret) {
  641. MODULE_MFV_LOGE("[ERROR] VCODEC_FREE_NON_CACHE_BUFFER, copy_to_user failed: %lu\n", ret);
  642. return -EFAULT;
  643. }
  644. MODULE_MFV_LOGE("VCODEC_FREE_NON_CACHE_BUFFER - tid = %d\n", current->pid);
  645. return 0;
  646. }
  647. static long vcodec_lockhw_dec_fail(VAL_HW_LOCK_T rHWLock, VAL_UINT32_T FirstUseDecHW)
  648. {
  649. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW, DecHWLockEvent TimeOut, CurrentTID = %d\n", current->pid);
  650. if (FirstUseDecHW != 1) {
  651. mutex_lock(&VdecHWLock);
  652. if (grVcodecDecHWLock.pvHandle == 0) {
  653. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  654. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, maybe mediaserver restart before, please check!!\n");
  655. } else {
  656. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, someone use HW, and check timeout value!!\n");
  657. }
  658. mutex_unlock(&VdecHWLock);
  659. }
  660. return 0;
  661. }
  662. static long vcodec_lockhw_enc_fail(VAL_HW_LOCK_T rHWLock, VAL_UINT32_T FirstUseEncHW)
  663. {
  664. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW EncHWLockEvent TimeOut, CurrentTID = %d\n", current->pid);
  665. if (FirstUseEncHW != 1) {
  666. mutex_lock(&VencHWLock);
  667. if (grVcodecEncHWLock.pvHandle == 0) {
  668. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, maybe mediaserver restart before, please check!!\n");
  669. } else {
  670. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, someone use HW, and check timeout value!! %d\n",
  671. gLockTimeOutCount);
  672. ++gLockTimeOutCount;
  673. if (gLockTimeOutCount > 30) {
  674. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW - ID %d fail\n", current->pid);
  675. MODULE_MFV_LOGE("someone locked HW time out more than 30 times 0x%lx,%lx,0x%lx,type:%d\n",
  676. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  677. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle),
  678. (VAL_ULONG_T)rHWLock.pvHandle,
  679. rHWLock.eDriverType);
  680. gLockTimeOutCount = 0;
  681. mutex_unlock(&VencHWLock);
  682. return -EFAULT;
  683. }
  684. if (rHWLock.u4TimeoutMs == 0) {
  685. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW - ID %d fail\n", current->pid);
  686. MODULE_MFV_LOGE("someone locked HW already 0x%lx,%lx,0x%lx,type:%d\n",
  687. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  688. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle),
  689. (VAL_ULONG_T)rHWLock.pvHandle,
  690. rHWLock.eDriverType);
  691. gLockTimeOutCount = 0;
  692. mutex_unlock(&VencHWLock);
  693. return -EFAULT;
  694. }
  695. }
  696. mutex_unlock(&VencHWLock);
  697. }
  698. return 0;
  699. }
  700. static long vcodec_lockhw(unsigned long arg)
  701. {
  702. VAL_UINT8_T *user_data_addr;
  703. VAL_HW_LOCK_T rHWLock;
  704. VAL_RESULT_T eValRet;
  705. VAL_LONG_T ret;
  706. VAL_BOOL_T bLockedHW = VAL_FALSE;
  707. VAL_UINT32_T FirstUseDecHW = 0;
  708. VAL_UINT32_T FirstUseEncHW = 0;
  709. VAL_TIME_T rCurTime;
  710. VAL_UINT32_T u4TimeInterval;
  711. VAL_ULONG_T ulFlagsLockHW;
  712. MODULE_MFV_LOGD("VCODEC_LOCKHW + tid = %d\n", current->pid);
  713. user_data_addr = (VAL_UINT8_T *)arg;
  714. ret = copy_from_user(&rHWLock, user_data_addr, sizeof(VAL_HW_LOCK_T));
  715. if (ret) {
  716. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW, copy_from_user failed: %lu\n", ret);
  717. return -EFAULT;
  718. }
  719. MODULE_MFV_LOGD("[VCODEC] LOCKHW eDriverType = %d\n", rHWLock.eDriverType);
  720. eValRet = VAL_RESULT_INVALID_ISR;
  721. if (rHWLock.eDriverType == VAL_DRIVER_TYPE_MP4_DEC ||
  722. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_DEC ||
  723. rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_DEC ||
  724. rHWLock.eDriverType == VAL_DRIVER_TYPE_MP1_MP2_DEC ||
  725. rHWLock.eDriverType == VAL_DRIVER_TYPE_VC1_DEC ||
  726. rHWLock.eDriverType == VAL_DRIVER_TYPE_VC1_ADV_DEC ||
  727. rHWLock.eDriverType == VAL_DRIVER_TYPE_VP8_DEC) {
  728. while (bLockedHW == VAL_FALSE) {
  729. mutex_lock(&DecHWLockEventTimeoutLock);
  730. if (DecHWLockEvent.u4TimeoutMs == 1) {
  731. MODULE_MFV_LOGE("VCODEC_LOCKHW, First Use Dec HW!!\n");
  732. FirstUseDecHW = 1;
  733. } else {
  734. FirstUseDecHW = 0;
  735. }
  736. mutex_unlock(&DecHWLockEventTimeoutLock);
  737. if (FirstUseDecHW == 1) {
  738. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  739. eValRet = eVideoWaitEvent(&DecHWLockEvent, sizeof(VAL_EVENT_T));
  740. }
  741. mutex_lock(&DecHWLockEventTimeoutLock);
  742. if (DecHWLockEvent.u4TimeoutMs != 1000) {
  743. DecHWLockEvent.u4TimeoutMs = 1000;
  744. FirstUseDecHW = 1;
  745. } else {
  746. FirstUseDecHW = 0;
  747. }
  748. mutex_unlock(&DecHWLockEventTimeoutLock);
  749. mutex_lock(&VdecHWLock);
  750. /* one process try to lock twice */
  751. if (grVcodecDecHWLock.pvHandle ==
  752. (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle)) {
  753. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, one decoder instance try to lock twice\n");
  754. MODULE_MFV_LOGE("may cause lock HW timeout!! instance = 0x%lx, CurrentTID = %d\n",
  755. (VAL_ULONG_T)grVcodecDecHWLock.pvHandle, current->pid);
  756. }
  757. mutex_unlock(&VdecHWLock);
  758. if (FirstUseDecHW == 0) {
  759. MODULE_MFV_LOGD("VCODEC_LOCKHW, Not first time use HW, timeout = %d\n",
  760. DecHWLockEvent.u4TimeoutMs);
  761. eValRet = eVideoWaitEvent(&DecHWLockEvent, sizeof(VAL_EVENT_T));
  762. }
  763. if (VAL_RESULT_INVALID_ISR == eValRet) {
  764. ret = vcodec_lockhw_dec_fail(rHWLock, FirstUseDecHW);
  765. if (ret) {
  766. MODULE_MFV_LOGE("[ERROR] vcodec_lockhw_dec_fail failed: %lu\n", ret);
  767. return -EFAULT;
  768. }
  769. } else if (VAL_RESULT_RESTARTSYS == eValRet) {
  770. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, VAL_RESULT_RESTARTSYS return when HWLock!!\n");
  771. return -ERESTARTSYS;
  772. }
  773. mutex_lock(&VdecHWLock);
  774. if (grVcodecDecHWLock.pvHandle == 0) { /* No one holds dec hw lock now */
  775. gu4VdecLockThreadId = current->pid;
  776. grVcodecDecHWLock.pvHandle =
  777. (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle);
  778. grVcodecDecHWLock.eDriverType = rHWLock.eDriverType;
  779. eVideoGetTimeOfDay(&grVcodecDecHWLock.rLockedTime, sizeof(VAL_TIME_T));
  780. MODULE_MFV_LOGD("VCODEC_LOCKHW, No process use dec HW, so current process can use HW\n");
  781. MODULE_MFV_LOGD("LockInstance = 0x%lx CurrentTID = %d, rLockedTime(s, us) = %d, %d\n",
  782. (VAL_ULONG_T)grVcodecDecHWLock.pvHandle,
  783. current->pid,
  784. grVcodecDecHWLock.rLockedTime.u4Sec, grVcodecDecHWLock.rLockedTime.u4uSec);
  785. bLockedHW = VAL_TRUE;
  786. if (VAL_RESULT_INVALID_ISR == eValRet && FirstUseDecHW != 1) {
  787. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, reset power/irq when HWLock!!\n");
  788. #ifndef KS_POWER_WORKAROUND
  789. vdec_power_off();
  790. #endif
  791. disable_irq(VDEC_IRQ_ID);
  792. }
  793. #ifndef KS_POWER_WORKAROUND
  794. vdec_power_on();
  795. #endif
  796. if (rHWLock.bSecureInst == VAL_FALSE) {
  797. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  798. enable_irq(VDEC_IRQ_ID);
  799. }
  800. #ifdef ENABLE_MMDVFS_VDEC
  801. VdecDvfsMonitorStart();
  802. #endif
  803. } else { /* Another one holding dec hw now */
  804. MODULE_MFV_LOGE("VCODEC_LOCKHW E\n");
  805. eVideoGetTimeOfDay(&rCurTime, sizeof(VAL_TIME_T));
  806. u4TimeInterval = (((((rCurTime.u4Sec - grVcodecDecHWLock.rLockedTime.u4Sec) * 1000000)
  807. + rCurTime.u4uSec) - grVcodecDecHWLock.rLockedTime.u4uSec) / 1000);
  808. MODULE_MFV_LOGD("VCODEC_LOCKHW, someone use dec HW, and check timeout value\n");
  809. MODULE_MFV_LOGD("TimeInterval(ms) = %d, TimeOutValue(ms)) = %d\n",
  810. u4TimeInterval, rHWLock.u4TimeoutMs);
  811. MODULE_MFV_LOGD("Lock Instance = 0x%lx, Lock TID = %d, CurrentTID = %d\n",
  812. (VAL_ULONG_T)grVcodecDecHWLock.pvHandle,
  813. gu4VdecLockThreadId,
  814. current->pid);
  815. MODULE_MFV_LOGD("rLockedTime(%d s, %d us), rCurTime(%d s, %d us)\n",
  816. grVcodecDecHWLock.rLockedTime.u4Sec, grVcodecDecHWLock.rLockedTime.u4uSec,
  817. rCurTime.u4Sec, rCurTime.u4uSec);
  818. /* 2012/12/16. Cheng-Jung Never steal hardware lock */
  819. }
  820. mutex_unlock(&VdecHWLock);
  821. spin_lock_irqsave(&LockDecHWCountLock, ulFlagsLockHW);
  822. gu4LockDecHWCount++;
  823. spin_unlock_irqrestore(&LockDecHWCountLock, ulFlagsLockHW);
  824. }
  825. } else if (rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_ENC ||
  826. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC ||
  827. rHWLock.eDriverType == VAL_DRIVER_TYPE_JPEG_ENC) {
  828. while (bLockedHW == VAL_FALSE) {
  829. /* Early break for JPEG VENC */
  830. if (rHWLock.u4TimeoutMs == 0) {
  831. if (grVcodecEncHWLock.pvHandle != 0) {
  832. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  833. break;
  834. }
  835. }
  836. /* Wait to acquire Enc HW lock */
  837. mutex_lock(&EncHWLockEventTimeoutLock);
  838. if (EncHWLockEvent.u4TimeoutMs == 1) {
  839. MODULE_MFV_LOGE("VCODEC_LOCKHW, First Use Enc HW %d!!\n", rHWLock.eDriverType);
  840. FirstUseEncHW = 1;
  841. } else {
  842. FirstUseEncHW = 0;
  843. }
  844. mutex_unlock(&EncHWLockEventTimeoutLock);
  845. if (FirstUseEncHW == 1) {
  846. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  847. eValRet = eVideoWaitEvent(&EncHWLockEvent, sizeof(VAL_EVENT_T));
  848. }
  849. mutex_lock(&EncHWLockEventTimeoutLock);
  850. if (EncHWLockEvent.u4TimeoutMs == 1) {
  851. EncHWLockEvent.u4TimeoutMs = 1000;
  852. FirstUseEncHW = 1;
  853. } else {
  854. FirstUseEncHW = 0;
  855. if (rHWLock.u4TimeoutMs == 0) {
  856. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  857. EncHWLockEvent.u4TimeoutMs = 0; /* No wait */
  858. } else {
  859. EncHWLockEvent.u4TimeoutMs = 1000; /* Wait indefinitely */
  860. }
  861. }
  862. mutex_unlock(&EncHWLockEventTimeoutLock);
  863. mutex_lock(&VencHWLock);
  864. /* one process try to lock twice */
  865. if (grVcodecEncHWLock.pvHandle ==
  866. (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle)) {
  867. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW, one encoder instance try to lock twice\n");
  868. MODULE_MFV_LOGE("may cause lock HW timeout!! instance=0x%lx, CurrentTID=%d, type:%d\n",
  869. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle, current->pid, rHWLock.eDriverType);
  870. }
  871. mutex_unlock(&VencHWLock);
  872. if (FirstUseEncHW == 0) {
  873. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  874. eValRet = eVideoWaitEvent(&EncHWLockEvent, sizeof(VAL_EVENT_T));
  875. }
  876. if (VAL_RESULT_INVALID_ISR == eValRet) {
  877. ret = vcodec_lockhw_enc_fail(rHWLock, FirstUseEncHW);
  878. if (ret) {
  879. MODULE_MFV_LOGE("[ERROR] vcodec_lockhw_enc_fail failed: %lu\n", ret);
  880. return -EFAULT;
  881. }
  882. } else if (VAL_RESULT_RESTARTSYS == eValRet) {
  883. return -ERESTARTSYS;
  884. }
  885. mutex_lock(&VencHWLock);
  886. if (grVcodecEncHWLock.pvHandle == 0) { /* No process use HW, so current process can use HW */
  887. if (rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_ENC ||
  888. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC ||
  889. rHWLock.eDriverType == VAL_DRIVER_TYPE_JPEG_ENC) {
  890. grVcodecEncHWLock.pvHandle =
  891. (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle);
  892. grVcodecEncHWLock.eDriverType = rHWLock.eDriverType;
  893. eVideoGetTimeOfDay(&grVcodecEncHWLock.rLockedTime, sizeof(VAL_TIME_T));
  894. MODULE_MFV_LOGD("VCODEC_LOCKHW, No process use HW, so current process can use HW\n");
  895. MODULE_MFV_LOGD("VCODEC_LOCKHW, handle = 0x%lx\n",
  896. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle);
  897. MODULE_MFV_LOGD("LockInstance = 0x%lx CurrentTID = %d, rLockedTime(s, us) = %d, %d\n",
  898. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  899. current->pid,
  900. grVcodecEncHWLock.rLockedTime.u4Sec,
  901. grVcodecEncHWLock.rLockedTime.u4uSec);
  902. bLockedHW = VAL_TRUE;
  903. if (rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_ENC ||
  904. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC) {
  905. #ifndef KS_POWER_WORKAROUND
  906. venc_power_on();
  907. #endif
  908. enable_irq(VENC_IRQ_ID);
  909. }
  910. }
  911. } else { /* someone use HW, and check timeout value */
  912. if (rHWLock.u4TimeoutMs == 0) {
  913. bLockedHW = VAL_FALSE;
  914. mutex_unlock(&VencHWLock);
  915. break;
  916. }
  917. eVideoGetTimeOfDay(&rCurTime, sizeof(VAL_TIME_T));
  918. u4TimeInterval = (((((rCurTime.u4Sec - grVcodecEncHWLock.rLockedTime.u4Sec) * 1000000)
  919. + rCurTime.u4uSec) - grVcodecEncHWLock.rLockedTime.u4uSec) / 1000);
  920. MODULE_MFV_LOGD("VCODEC_LOCKHW, someone use enc HW, and check timeout value\n");
  921. MODULE_MFV_LOGD("TimeInterval(ms) = %d, TimeOutValue(ms) = %d\n",
  922. u4TimeInterval, rHWLock.u4TimeoutMs);
  923. MODULE_MFV_LOGD("rLockedTime(s, us) = %d, %d, rCurTime(s, us) = %d, %d\n",
  924. grVcodecEncHWLock.rLockedTime.u4Sec, grVcodecEncHWLock.rLockedTime.u4uSec,
  925. rCurTime.u4Sec, rCurTime.u4uSec);
  926. MODULE_MFV_LOGD("LockInstance = 0x%lx, CurrentInstance = 0x%lx, CurrentTID = %d\n",
  927. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  928. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle),
  929. current->pid);
  930. ++gLockTimeOutCount;
  931. if (gLockTimeOutCount > 30) {
  932. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW %d fail,someone locked HW over 30 times\n",
  933. current->pid);
  934. MODULE_MFV_LOGE("without timeout 0x%lx,%lx,0x%lx,type:%d\n",
  935. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  936. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle),
  937. (VAL_ULONG_T)rHWLock.pvHandle,
  938. rHWLock.eDriverType);
  939. gLockTimeOutCount = 0;
  940. mutex_unlock(&VencHWLock);
  941. return -EFAULT;
  942. }
  943. /* 2013/04/10. Cheng-Jung Never steal hardware lock */
  944. }
  945. if (VAL_TRUE == bLockedHW) {
  946. MODULE_MFV_LOGD("VCODEC_LOCKHW, Lock ok grVcodecEncHWLock.pvHandle = 0x%lx, va:%lx, type:%d\n",
  947. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  948. (VAL_ULONG_T)rHWLock.pvHandle,
  949. rHWLock.eDriverType);
  950. gLockTimeOutCount = 0;
  951. }
  952. mutex_unlock(&VencHWLock);
  953. }
  954. if (VAL_FALSE == bLockedHW) {
  955. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW %d fail,someone locked HW already,0x%lx,%lx,0x%lx,type:%d\n",
  956. current->pid,
  957. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  958. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle),
  959. (VAL_ULONG_T)rHWLock.pvHandle,
  960. rHWLock.eDriverType);
  961. gLockTimeOutCount = 0;
  962. return -EFAULT;
  963. }
  964. spin_lock_irqsave(&LockEncHWCountLock, ulFlagsLockHW);
  965. gu4LockEncHWCount++;
  966. spin_unlock_irqrestore(&LockEncHWCountLock, ulFlagsLockHW);
  967. MODULE_MFV_LOGD("VCODEC_LOCKHW, get locked - ObjId =%d\n", current->pid);
  968. MODULE_MFV_LOGD("VCODEC_LOCKHWed - tid = %d\n", current->pid);
  969. } else {
  970. MODULE_MFV_LOGE("[WARNING] VCODEC_LOCKHW Unknown instance\n");
  971. return -EFAULT;
  972. }
  973. MODULE_MFV_LOGD("VCODEC_LOCKHW - tid = %d\n", current->pid);
  974. return 0;
  975. }
  976. static long vcodec_unlockhw(unsigned long arg)
  977. {
  978. VAL_UINT8_T *user_data_addr;
  979. VAL_HW_LOCK_T rHWLock;
  980. VAL_RESULT_T eValRet;
  981. VAL_LONG_T ret;
  982. MODULE_MFV_LOGD("VCODEC_UNLOCKHW + tid = %d\n", current->pid);
  983. user_data_addr = (VAL_UINT8_T *)arg;
  984. ret = copy_from_user(&rHWLock, user_data_addr, sizeof(VAL_HW_LOCK_T));
  985. if (ret) {
  986. MODULE_MFV_LOGE("[ERROR] VCODEC_UNLOCKHW, copy_from_user failed: %lu\n", ret);
  987. return -EFAULT;
  988. }
  989. MODULE_MFV_LOGD("VCODEC_UNLOCKHW eDriverType = %d\n", rHWLock.eDriverType);
  990. eValRet = VAL_RESULT_INVALID_ISR;
  991. if (rHWLock.eDriverType == VAL_DRIVER_TYPE_MP4_DEC ||
  992. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_DEC ||
  993. rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_DEC ||
  994. rHWLock.eDriverType == VAL_DRIVER_TYPE_MP1_MP2_DEC ||
  995. rHWLock.eDriverType == VAL_DRIVER_TYPE_VC1_DEC ||
  996. rHWLock.eDriverType == VAL_DRIVER_TYPE_VC1_ADV_DEC ||
  997. rHWLock.eDriverType == VAL_DRIVER_TYPE_VP8_DEC) {
  998. mutex_lock(&VdecHWLock);
  999. /* Current owner give up hw lock */
  1000. if (grVcodecDecHWLock.pvHandle == (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle)) {
  1001. grVcodecDecHWLock.pvHandle = 0;
  1002. grVcodecDecHWLock.eDriverType = VAL_DRIVER_TYPE_NONE;
  1003. if (rHWLock.bSecureInst == VAL_FALSE) {
  1004. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1005. disable_irq(VDEC_IRQ_ID);
  1006. }
  1007. /* TODO: check if turning power off is ok */
  1008. #ifndef KS_POWER_WORKAROUND
  1009. vdec_power_off();
  1010. #endif
  1011. #ifdef ENABLE_MMDVFS_VDEC
  1012. VdecDvfsAdjustment();
  1013. #endif
  1014. } else { /* Not current owner */
  1015. MODULE_MFV_LOGE("[ERROR] VCODEC_UNLOCKHW\n");
  1016. MODULE_MFV_LOGE("Not owner trying to unlock dec hardware 0x%lx\n",
  1017. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle));
  1018. mutex_unlock(&VdecHWLock);
  1019. return -EFAULT;
  1020. }
  1021. mutex_unlock(&VdecHWLock);
  1022. eValRet = eVideoSetEvent(&DecHWLockEvent, sizeof(VAL_EVENT_T));
  1023. } else if (rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_ENC ||
  1024. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC ||
  1025. rHWLock.eDriverType == VAL_DRIVER_TYPE_JPEG_ENC) {
  1026. mutex_lock(&VencHWLock);
  1027. /* Current owner give up hw lock */
  1028. if (grVcodecEncHWLock.pvHandle == (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle)) {
  1029. grVcodecEncHWLock.pvHandle = 0;
  1030. grVcodecEncHWLock.eDriverType = VAL_DRIVER_TYPE_NONE;
  1031. if (rHWLock.eDriverType == VAL_DRIVER_TYPE_H264_ENC ||
  1032. rHWLock.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC) {
  1033. disable_irq(VENC_IRQ_ID);
  1034. /* turn venc power off */
  1035. #ifndef KS_POWER_WORKAROUND
  1036. venc_power_off();
  1037. #endif
  1038. }
  1039. } else { /* Not current owner */
  1040. /* [TODO] error handling */
  1041. MODULE_MFV_LOGE("[ERROR] VCODEC_UNLOCKHW\n");
  1042. MODULE_MFV_LOGE("Not owner trying to unlock enc hardware 0x%lx, pa:%lx, va:%lx type:%d\n",
  1043. (VAL_ULONG_T)grVcodecEncHWLock.pvHandle,
  1044. pmem_user_v2p_video((VAL_ULONG_T)rHWLock.pvHandle),
  1045. (VAL_ULONG_T)rHWLock.pvHandle,
  1046. rHWLock.eDriverType);
  1047. mutex_unlock(&VencHWLock);
  1048. return -EFAULT;
  1049. }
  1050. mutex_unlock(&VencHWLock);
  1051. eValRet = eVideoSetEvent(&EncHWLockEvent, sizeof(VAL_EVENT_T));
  1052. } else {
  1053. MODULE_MFV_LOGE("[WARNING] VCODEC_UNLOCKHW Unknown instance\n");
  1054. return -EFAULT;
  1055. }
  1056. MODULE_MFV_LOGD("VCODEC_UNLOCKHW - tid = %d\n", current->pid);
  1057. return 0;
  1058. }
  1059. static long vcodec_waitisr(unsigned long arg)
  1060. {
  1061. VAL_UINT8_T *user_data_addr;
  1062. VAL_ISR_T val_isr;
  1063. VAL_BOOL_T bLockedHW = VAL_FALSE;
  1064. VAL_ULONG_T ulFlags;
  1065. VAL_LONG_T ret;
  1066. VAL_RESULT_T eValRet;
  1067. MODULE_MFV_LOGD("VCODEC_WAITISR + tid = %d\n", current->pid);
  1068. user_data_addr = (VAL_UINT8_T *)arg;
  1069. ret = copy_from_user(&val_isr, user_data_addr, sizeof(VAL_ISR_T));
  1070. if (ret) {
  1071. MODULE_MFV_LOGE("[ERROR] VCODEC_WAITISR, copy_from_user failed: %lu\n", ret);
  1072. return -EFAULT;
  1073. }
  1074. if (val_isr.eDriverType == VAL_DRIVER_TYPE_MP4_DEC ||
  1075. val_isr.eDriverType == VAL_DRIVER_TYPE_HEVC_DEC ||
  1076. val_isr.eDriverType == VAL_DRIVER_TYPE_H264_DEC ||
  1077. val_isr.eDriverType == VAL_DRIVER_TYPE_MP1_MP2_DEC ||
  1078. val_isr.eDriverType == VAL_DRIVER_TYPE_VC1_DEC ||
  1079. val_isr.eDriverType == VAL_DRIVER_TYPE_VC1_ADV_DEC ||
  1080. val_isr.eDriverType == VAL_DRIVER_TYPE_VP8_DEC) {
  1081. mutex_lock(&VdecHWLock);
  1082. if (grVcodecDecHWLock.pvHandle == (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)val_isr.pvHandle)) {
  1083. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1084. bLockedHW = VAL_TRUE;
  1085. } else {
  1086. }
  1087. mutex_unlock(&VdecHWLock);
  1088. if (bLockedHW == VAL_FALSE) {
  1089. MODULE_MFV_LOGE("[ERROR] VCODEC_WAITISR, DO NOT have HWLock, so return fail\n");
  1090. return -EFAULT;
  1091. }
  1092. spin_lock_irqsave(&DecIsrLock, ulFlags);
  1093. DecIsrEvent.u4TimeoutMs = val_isr.u4TimeoutMs;
  1094. spin_unlock_irqrestore(&DecIsrLock, ulFlags);
  1095. eValRet = eVideoWaitEvent(&DecIsrEvent, sizeof(VAL_EVENT_T));
  1096. if (VAL_RESULT_INVALID_ISR == eValRet) {
  1097. return -2;
  1098. } else if (VAL_RESULT_RESTARTSYS == eValRet) {
  1099. MODULE_MFV_LOGE("[WARNING] VCODEC_WAITISR, VAL_RESULT_RESTARTSYS return when WAITISR!!\n");
  1100. return -ERESTARTSYS;
  1101. }
  1102. } else if (val_isr.eDriverType == VAL_DRIVER_TYPE_H264_ENC ||
  1103. val_isr.eDriverType == VAL_DRIVER_TYPE_HEVC_ENC) {
  1104. mutex_lock(&VencHWLock);
  1105. if (grVcodecEncHWLock.pvHandle == (VAL_VOID_T *)pmem_user_v2p_video((VAL_ULONG_T)val_isr.pvHandle)) {
  1106. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1107. bLockedHW = VAL_TRUE;
  1108. } else {
  1109. }
  1110. mutex_unlock(&VencHWLock);
  1111. if (bLockedHW == VAL_FALSE) {
  1112. MODULE_MFV_LOGE("[ERROR] VCODEC_WAITISR, DO NOT have enc HWLock, so return fail pa:%lx, va:%lx\n",
  1113. pmem_user_v2p_video((VAL_ULONG_T)val_isr.pvHandle),
  1114. (VAL_ULONG_T)val_isr.pvHandle);
  1115. return -EFAULT;
  1116. }
  1117. spin_lock_irqsave(&EncIsrLock, ulFlags);
  1118. EncIsrEvent.u4TimeoutMs = val_isr.u4TimeoutMs;
  1119. spin_unlock_irqrestore(&EncIsrLock, ulFlags);
  1120. eValRet = eVideoWaitEvent(&EncIsrEvent, sizeof(VAL_EVENT_T));
  1121. if (VAL_RESULT_INVALID_ISR == eValRet) {
  1122. return -2;
  1123. } else if (VAL_RESULT_RESTARTSYS == eValRet) {
  1124. MODULE_MFV_LOGE("[WARNING] VCODEC_WAITISR, VAL_RESULT_RESTARTSYS return when WAITISR!!\n");
  1125. return -ERESTARTSYS;
  1126. }
  1127. if (val_isr.u4IrqStatusNum > 0) {
  1128. val_isr.u4IrqStatus[0] = gu4HwVencIrqStatus;
  1129. ret = copy_to_user(user_data_addr, &val_isr, sizeof(VAL_ISR_T));
  1130. if (ret) {
  1131. MODULE_MFV_LOGE("[ERROR] VCODEC_WAITISR, copy_to_user failed: %lu\n", ret);
  1132. return -EFAULT;
  1133. }
  1134. }
  1135. } else {
  1136. MODULE_MFV_LOGE("[WARNING] VCODEC_WAITISR Unknown instance\n");
  1137. return -EFAULT;
  1138. }
  1139. MODULE_MFV_LOGD("VCODEC_WAITISR - tid = %d\n", current->pid);
  1140. return 0;
  1141. }
  1142. static long vcodec_unlocked_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1143. {
  1144. VAL_LONG_T ret;
  1145. VAL_UINT8_T *user_data_addr;
  1146. VAL_VCODEC_CORE_LOADING_T rTempCoreLoading;
  1147. VAL_VCODEC_CPU_OPP_LIMIT_T rCpuOppLimit;
  1148. VAL_INT32_T temp_nr_cpu_ids;
  1149. VAL_POWER_T rPowerParam;
  1150. VAL_BOOL_T rIncLogCount;
  1151. #if 0
  1152. VCODEC_DRV_CMD_QUEUE_T rDrvCmdQueue;
  1153. P_VCODEC_DRV_CMD_T cmd_queue = VAL_NULL;
  1154. VAL_UINT32_T u4Size, uValue, nCount;
  1155. #endif
  1156. switch (cmd) {
  1157. case VCODEC_SET_THREAD_ID: {
  1158. MODULE_MFV_LOGE("VCODEC_SET_THREAD_ID [EMPTY] + tid = %d\n", current->pid);
  1159. MODULE_MFV_LOGE("VCODEC_SET_THREAD_ID [EMPTY] - tid = %d\n", current->pid);
  1160. }
  1161. break;
  1162. case VCODEC_ALLOC_NON_CACHE_BUFFER: {
  1163. ret = vcodec_alloc_non_cache_buffer(arg);
  1164. if (ret) {
  1165. MODULE_MFV_LOGE("[ERROR] VCODEC_ALLOC_NON_CACHE_BUFFER failed! %lu\n", ret);
  1166. return -EFAULT;
  1167. }
  1168. }
  1169. break;
  1170. case VCODEC_FREE_NON_CACHE_BUFFER: {
  1171. ret = vcodec_free_non_cache_buffer(arg);
  1172. if (ret) {
  1173. MODULE_MFV_LOGE("[ERROR] VCODEC_FREE_NON_CACHE_BUFFER failed! %lu\n", ret);
  1174. return -EFAULT;
  1175. }
  1176. }
  1177. break;
  1178. case VCODEC_INC_DEC_EMI_USER: {
  1179. MODULE_MFV_LOGD("VCODEC_INC_DEC_EMI_USER + tid = %d\n", current->pid);
  1180. mutex_lock(&DecEMILock);
  1181. gu4DecEMICounter++;
  1182. MODULE_MFV_LOGE("[VCODEC] DEC_EMI_USER = %d\n", gu4DecEMICounter);
  1183. user_data_addr = (VAL_UINT8_T *)arg;
  1184. ret = copy_to_user(user_data_addr, &gu4DecEMICounter, sizeof(VAL_UINT32_T));
  1185. if (ret) {
  1186. MODULE_MFV_LOGE("[ERROR] VCODEC_INC_DEC_EMI_USER, copy_to_user failed: %lu\n", ret);
  1187. mutex_unlock(&DecEMILock);
  1188. return -EFAULT;
  1189. }
  1190. mutex_unlock(&DecEMILock);
  1191. #ifdef ENABLE_MMDVFS_VDEC
  1192. /* MM DVFS related */
  1193. MODULE_MFV_LOGE("[VCODEC][MMDVFS_VDEC] INC_DEC_EMI MM DVFS init\n");
  1194. /* raise voltage */
  1195. SendDvfsRequest(DVFS_DEFAULT);
  1196. VdecDvfsBegin();
  1197. #endif
  1198. MODULE_MFV_LOGD("VCODEC_INC_DEC_EMI_USER - tid = %d\n", current->pid);
  1199. }
  1200. break;
  1201. case VCODEC_DEC_DEC_EMI_USER: {
  1202. MODULE_MFV_LOGD("VCODEC_DEC_DEC_EMI_USER + tid = %d\n", current->pid);
  1203. mutex_lock(&DecEMILock);
  1204. gu4DecEMICounter--;
  1205. MODULE_MFV_LOGE("[VCODEC] DEC_EMI_USER = %d\n", gu4DecEMICounter);
  1206. user_data_addr = (VAL_UINT8_T *)arg;
  1207. ret = copy_to_user(user_data_addr, &gu4DecEMICounter, sizeof(VAL_UINT32_T));
  1208. if (ret) {
  1209. MODULE_MFV_LOGE("[ERROR] VCODEC_DEC_DEC_EMI_USER, copy_to_user failed: %lu\n", ret);
  1210. mutex_unlock(&DecEMILock);
  1211. return -EFAULT;
  1212. }
  1213. mutex_unlock(&DecEMILock);
  1214. MODULE_MFV_LOGD("VCODEC_DEC_DEC_EMI_USER - tid = %d\n", current->pid);
  1215. }
  1216. break;
  1217. case VCODEC_INC_ENC_EMI_USER: {
  1218. MODULE_MFV_LOGD("VCODEC_INC_ENC_EMI_USER + tid = %d\n", current->pid);
  1219. mutex_lock(&EncEMILock);
  1220. gu4EncEMICounter++;
  1221. MODULE_MFV_LOGE("[VCODEC] ENC_EMI_USER = %d\n", gu4EncEMICounter);
  1222. user_data_addr = (VAL_UINT8_T *)arg;
  1223. ret = copy_to_user(user_data_addr, &gu4EncEMICounter, sizeof(VAL_UINT32_T));
  1224. if (ret) {
  1225. MODULE_MFV_LOGE("[ERROR] VCODEC_INC_ENC_EMI_USER, copy_to_user failed: %lu\n", ret);
  1226. mutex_unlock(&EncEMILock);
  1227. return -EFAULT;
  1228. }
  1229. mutex_unlock(&EncEMILock);
  1230. MODULE_MFV_LOGD("VCODEC_INC_ENC_EMI_USER - tid = %d\n", current->pid);
  1231. }
  1232. break;
  1233. case VCODEC_DEC_ENC_EMI_USER: {
  1234. MODULE_MFV_LOGD("VCODEC_DEC_ENC_EMI_USER + tid = %d\n", current->pid);
  1235. mutex_lock(&EncEMILock);
  1236. gu4EncEMICounter--;
  1237. MODULE_MFV_LOGE("[VCODEC] ENC_EMI_USER = %d\n", gu4EncEMICounter);
  1238. user_data_addr = (VAL_UINT8_T *)arg;
  1239. ret = copy_to_user(user_data_addr, &gu4EncEMICounter, sizeof(VAL_UINT32_T));
  1240. if (ret) {
  1241. MODULE_MFV_LOGE("[ERROR] VCODEC_DEC_ENC_EMI_USER, copy_to_user failed: %lu\n", ret);
  1242. mutex_unlock(&EncEMILock);
  1243. return -EFAULT;
  1244. }
  1245. mutex_unlock(&EncEMILock);
  1246. MODULE_MFV_LOGD("VCODEC_DEC_ENC_EMI_USER - tid = %d\n", current->pid);
  1247. }
  1248. break;
  1249. case VCODEC_LOCKHW: {
  1250. ret = vcodec_lockhw(arg);
  1251. if (ret) {
  1252. MODULE_MFV_LOGE("[ERROR] VCODEC_LOCKHW failed! %lu\n", ret);
  1253. return -EFAULT;
  1254. }
  1255. }
  1256. break;
  1257. case VCODEC_UNLOCKHW: {
  1258. ret = vcodec_unlockhw(arg);
  1259. if (ret) {
  1260. MODULE_MFV_LOGE("[ERROR] VCODEC_UNLOCKHW failed! %lu\n", ret);
  1261. return -EFAULT;
  1262. }
  1263. }
  1264. break;
  1265. case VCODEC_INC_PWR_USER: {
  1266. MODULE_MFV_LOGD("VCODEC_INC_PWR_USER + tid = %d\n", current->pid);
  1267. user_data_addr = (VAL_UINT8_T *)arg;
  1268. ret = copy_from_user(&rPowerParam, user_data_addr, sizeof(VAL_POWER_T));
  1269. if (ret) {
  1270. MODULE_MFV_LOGE("[ERROR] VCODEC_INC_PWR_USER, copy_from_user failed: %lu\n", ret);
  1271. return -EFAULT;
  1272. }
  1273. MODULE_MFV_LOGD("[VCODEC] INC_PWR_USER eDriverType = %d\n", rPowerParam.eDriverType);
  1274. mutex_lock(&L2CLock);
  1275. #ifdef VENC_USE_L2C
  1276. if (rPowerParam.eDriverType == VAL_DRIVER_TYPE_H264_ENC) {
  1277. gu4L2CCounter++;
  1278. MODULE_MFV_LOGD("[VCODEC] INC_PWR_USER L2C counter = %d\n", gu4L2CCounter);
  1279. if (1 == gu4L2CCounter) {
  1280. if (config_L2(0)) {
  1281. MODULE_MFV_LOGE("[VCODEC][ERROR] Switch L2C size to 512K failed\n");
  1282. mutex_unlock(&L2CLock);
  1283. return -EFAULT;
  1284. } else {
  1285. MODULE_MFV_LOGE("[VCODEC] Switch L2C size to 512K successful\n");
  1286. }
  1287. }
  1288. }
  1289. #endif
  1290. mutex_unlock(&L2CLock);
  1291. MODULE_MFV_LOGD("VCODEC_INC_PWR_USER - tid = %d\n", current->pid);
  1292. }
  1293. break;
  1294. case VCODEC_DEC_PWR_USER: {
  1295. MODULE_MFV_LOGD("VCODEC_DEC_PWR_USER + tid = %d\n", current->pid);
  1296. user_data_addr = (VAL_UINT8_T *)arg;
  1297. ret = copy_from_user(&rPowerParam, user_data_addr, sizeof(VAL_POWER_T));
  1298. if (ret) {
  1299. MODULE_MFV_LOGE("[ERROR] VCODEC_DEC_PWR_USER, copy_from_user failed: %lu\n", ret);
  1300. return -EFAULT;
  1301. }
  1302. MODULE_MFV_LOGD("[VCODEC] DEC_PWR_USER eDriverType = %d\n", rPowerParam.eDriverType);
  1303. mutex_lock(&L2CLock);
  1304. #ifdef VENC_USE_L2C
  1305. if (rPowerParam.eDriverType == VAL_DRIVER_TYPE_H264_ENC) {
  1306. gu4L2CCounter--;
  1307. MODULE_MFV_LOGD("[VCODEC] DEC_PWR_USER L2C counter = %d\n", gu4L2CCounter);
  1308. if (0 == gu4L2CCounter) {
  1309. if (config_L2(1)) {
  1310. MODULE_MFV_LOGE("[VCODEC][ERROR] Switch L2C size to 0K failed\n");
  1311. mutex_unlock(&L2CLock);
  1312. return -EFAULT;
  1313. } else {
  1314. MODULE_MFV_LOGE("[VCODEC] Switch L2C size to 0K successful\n");
  1315. }
  1316. }
  1317. }
  1318. #endif
  1319. mutex_unlock(&L2CLock);
  1320. MODULE_MFV_LOGD("VCODEC_DEC_PWR_USER - tid = %d\n", current->pid);
  1321. }
  1322. break;
  1323. case VCODEC_WAITISR: {
  1324. ret = vcodec_waitisr(arg);
  1325. if (ret) {
  1326. MODULE_MFV_LOGE("[ERROR] VCODEC_WAITISR failed! %lu\n", ret);
  1327. return -EFAULT;
  1328. }
  1329. }
  1330. break;
  1331. case VCODEC_INITHWLOCK: {
  1332. MODULE_MFV_LOGE("VCODEC_INITHWLOCK [EMPTY] + - tid = %d\n", current->pid);
  1333. MODULE_MFV_LOGE("VCODEC_INITHWLOCK [EMPTY] - - tid = %d\n", current->pid);
  1334. }
  1335. break;
  1336. case VCODEC_DEINITHWLOCK: {
  1337. MODULE_MFV_LOGE("VCODEC_DEINITHWLOCK [EMPTY] + - tid = %d\n", current->pid);
  1338. MODULE_MFV_LOGE("VCODEC_DEINITHWLOCK [EMPTY] - - tid = %d\n", current->pid);
  1339. }
  1340. break;
  1341. case VCODEC_GET_CPU_LOADING_INFO: {
  1342. VAL_UINT8_T *user_data_addr;
  1343. VAL_VCODEC_CPU_LOADING_INFO_T _temp;
  1344. MODULE_MFV_LOGD("VCODEC_GET_CPU_LOADING_INFO +\n");
  1345. user_data_addr = (VAL_UINT8_T *)arg;
  1346. /* TODO: */
  1347. #if 0 /* Morris Yang 20120112 mark temporarily */
  1348. _temp._cpu_idle_time = mt_get_cpu_idle(0);
  1349. _temp._thread_cpu_time = mt_get_thread_cputime(0);
  1350. spin_lock_irqsave(&OalHWContextLock, ulFlags);
  1351. _temp._inst_count = getCurInstanceCount();
  1352. spin_unlock_irqrestore(&OalHWContextLock, ulFlags);
  1353. _temp._sched_clock = mt_sched_clock();
  1354. #endif
  1355. ret = copy_to_user(user_data_addr, &_temp, sizeof(VAL_VCODEC_CPU_LOADING_INFO_T));
  1356. if (ret) {
  1357. MODULE_MFV_LOGE("[ERROR] VCODEC_GET_CPU_LOADING_INFO, copy_to_user failed: %lu\n", ret);
  1358. return -EFAULT;
  1359. }
  1360. MODULE_MFV_LOGD("VCODEC_GET_CPU_LOADING_INFO -\n");
  1361. }
  1362. break;
  1363. case VCODEC_GET_CORE_LOADING: {
  1364. MODULE_MFV_LOGD("VCODEC_GET_CORE_LOADING + - tid = %d\n", current->pid);
  1365. user_data_addr = (VAL_UINT8_T *)arg;
  1366. ret = copy_from_user(&rTempCoreLoading, user_data_addr, sizeof(VAL_VCODEC_CORE_LOADING_T));
  1367. if (ret) {
  1368. MODULE_MFV_LOGE("[ERROR] VCODEC_GET_CORE_LOADING, copy_from_user failed: %lu\n", ret);
  1369. return -EFAULT;
  1370. }
  1371. if (rTempCoreLoading.CPUid > num_possible_cpus()) {
  1372. MODULE_MFV_LOGE("[ERROR] rTempCoreLoading.CPUid(%d) > num_possible_cpus(%d)\n",
  1373. rTempCoreLoading.CPUid, num_possible_cpus());
  1374. return -EFAULT;
  1375. }
  1376. rTempCoreLoading.Loading = get_cpu_load(rTempCoreLoading.CPUid);
  1377. ret = copy_to_user(user_data_addr, &rTempCoreLoading, sizeof(VAL_VCODEC_CORE_LOADING_T));
  1378. if (ret) {
  1379. MODULE_MFV_LOGE("[ERROR] VCODEC_GET_CORE_LOADING, copy_to_user failed: %lu\n", ret);
  1380. return -EFAULT;
  1381. }
  1382. MODULE_MFV_LOGD("VCODEC_GET_CORE_LOADING - - tid = %d\n", current->pid);
  1383. }
  1384. break;
  1385. case VCODEC_GET_CORE_NUMBER: {
  1386. MODULE_MFV_LOGD("VCODEC_GET_CORE_NUMBER + - tid = %d\n", current->pid);
  1387. user_data_addr = (VAL_UINT8_T *)arg;
  1388. temp_nr_cpu_ids = nr_cpu_ids;
  1389. ret = copy_to_user(user_data_addr, &temp_nr_cpu_ids, sizeof(int));
  1390. if (ret) {
  1391. MODULE_MFV_LOGE("[ERROR] VCODEC_GET_CORE_NUMBER, copy_to_user failed: %lu\n", ret);
  1392. return -EFAULT;
  1393. }
  1394. MODULE_MFV_LOGD("VCODEC_GET_CORE_NUMBER - - tid = %d\n", current->pid);
  1395. }
  1396. break;
  1397. case VCODEC_SET_CPU_OPP_LIMIT: {
  1398. MODULE_MFV_LOGE("VCODEC_SET_CPU_OPP_LIMIT [EMPTY] + - tid = %d\n", current->pid);
  1399. user_data_addr = (VAL_UINT8_T *)arg;
  1400. ret = copy_from_user(&rCpuOppLimit, user_data_addr, sizeof(VAL_VCODEC_CPU_OPP_LIMIT_T));
  1401. if (ret) {
  1402. MODULE_MFV_LOGE("[ERROR] VCODEC_SET_CPU_OPP_LIMIT, copy_from_user failed: %lu\n", ret);
  1403. return -EFAULT;
  1404. }
  1405. MODULE_MFV_LOGE("+VCODEC_SET_CPU_OPP_LIMIT (%d, %d, %d), tid = %d\n",
  1406. rCpuOppLimit.limited_freq, rCpuOppLimit.limited_cpu, rCpuOppLimit.enable, current->pid);
  1407. /* TODO: Check if cpu_opp_limit is available */
  1408. /*
  1409. ret = cpu_opp_limit(EVENT_VIDEO, rCpuOppLimit.limited_freq,
  1410. rCpuOppLimit.limited_cpu, rCpuOppLimit.enable); // 0: PASS, other: FAIL
  1411. if (ret) {
  1412. MODULE_MFV_LOGE("[VCODEC][ERROR] cpu_opp_limit failed: %lu\n", ret);
  1413. return -EFAULT;
  1414. }
  1415. */
  1416. MODULE_MFV_LOGE("-VCODEC_SET_CPU_OPP_LIMIT tid = %d, ret = %lu\n", current->pid, ret);
  1417. MODULE_MFV_LOGE("VCODEC_SET_CPU_OPP_LIMIT [EMPTY] - - tid = %d\n", current->pid);
  1418. }
  1419. break;
  1420. case VCODEC_MB: {
  1421. mb();
  1422. }
  1423. break;
  1424. case VCODEC_SET_LOG_COUNT:
  1425. {
  1426. MODULE_MFV_LOGD("VCODEC_SET_LOG_COUNT + tid = %d\n", current->pid);
  1427. mutex_lock(&LogCountLock);
  1428. user_data_addr = (VAL_UINT8_T *)arg;
  1429. ret = copy_from_user(&rIncLogCount, user_data_addr, sizeof(VAL_BOOL_T));
  1430. if (ret) {
  1431. MODULE_MFV_LOGE("[ERROR] VCODEC_SET_LOG_COUNT, copy_from_user failed: %lu\n", ret);
  1432. mutex_unlock(&LogCountLock);
  1433. return -EFAULT;
  1434. }
  1435. if (rIncLogCount == VAL_TRUE) {
  1436. if (gu4LogCountUser == 0) {
  1437. gu4LogCount = get_detect_count();
  1438. set_detect_count(gu4LogCount + 100);
  1439. }
  1440. gu4LogCountUser++;
  1441. } else {
  1442. gu4LogCountUser--;
  1443. if (gu4LogCountUser == 0) {
  1444. set_detect_count(gu4LogCount);
  1445. gu4LogCount = 0;
  1446. }
  1447. }
  1448. mutex_unlock(&LogCountLock);
  1449. MODULE_MFV_LOGD("VCODEC_SET_LOG_COUNT - tid = %d\n", current->pid);
  1450. }
  1451. break;
  1452. default: {
  1453. MODULE_MFV_LOGE("========[ERROR] vcodec_ioctl default case======== %u\n", cmd);
  1454. }
  1455. break;
  1456. }
  1457. return 0xFF;
  1458. }
  1459. #if IS_ENABLED(CONFIG_COMPAT)
  1460. typedef enum {
  1461. VAL_HW_LOCK_TYPE = 0,
  1462. VAL_POWER_TYPE,
  1463. VAL_ISR_TYPE,
  1464. VAL_MEMORY_TYPE
  1465. } STRUCT_TYPE;
  1466. typedef enum {
  1467. COPY_FROM_USER = 0,
  1468. COPY_TO_USER,
  1469. } COPY_DIRECTION;
  1470. typedef struct COMPAT_VAL_HW_LOCK {
  1471. /* /< [IN] The video codec driver handle */
  1472. compat_uptr_t pvHandle;
  1473. /* /< [IN] The size of video codec driver handle */
  1474. compat_uint_t u4HandleSize;
  1475. /* /< [IN/OUT] The Lock discriptor */
  1476. compat_uptr_t pvLock;
  1477. /* /< [IN] The timeout ms */
  1478. compat_uint_t u4TimeoutMs;
  1479. /* /< [IN/OUT] The reserved parameter */
  1480. compat_uptr_t pvReserved;
  1481. /* /< [IN] The size of reserved parameter structure */
  1482. compat_uint_t u4ReservedSize;
  1483. /* /< [IN] The driver type */
  1484. compat_uint_t eDriverType;
  1485. /* /< [IN] True if this is a secure instance // MTK_SEC_VIDEO_PATH_SUPPORT */
  1486. char bSecureInst;
  1487. } COMPAT_VAL_HW_LOCK_T;
  1488. typedef struct COMPAT_VAL_POWER {
  1489. /* /< [IN] The video codec driver handle */
  1490. compat_uptr_t pvHandle;
  1491. /* /< [IN] The size of video codec driver handle */
  1492. compat_uint_t u4HandleSize;
  1493. /* /< [IN] The driver type */
  1494. compat_uint_t eDriverType;
  1495. /* /< [IN] Enable or not. */
  1496. char fgEnable;
  1497. /* /< [IN/OUT] The reserved parameter */
  1498. compat_uptr_t pvReserved;
  1499. /* /< [IN] The size of reserved parameter structure */
  1500. compat_uint_t u4ReservedSize;
  1501. /* /< [OUT] The number of power user right now */
  1502. /* VAL_UINT32_T u4L2CUser; */
  1503. } COMPAT_VAL_POWER_T;
  1504. typedef struct COMPAT_VAL_ISR {
  1505. /* /< [IN] The video codec driver handle */
  1506. compat_uptr_t pvHandle;
  1507. /* /< [IN] The size of video codec driver handle */
  1508. compat_uint_t u4HandleSize;
  1509. /* /< [IN] The driver type */
  1510. compat_uint_t eDriverType;
  1511. /* /< [IN] The isr function */
  1512. compat_uptr_t pvIsrFunction;
  1513. /* /< [IN/OUT] The reserved parameter */
  1514. compat_uptr_t pvReserved;
  1515. /* /< [IN] The size of reserved parameter structure */
  1516. compat_uint_t u4ReservedSize;
  1517. /* /< [IN] The timeout in ms */
  1518. compat_uint_t u4TimeoutMs;
  1519. /* /< [IN] The num of return registers when HW done */
  1520. compat_uint_t u4IrqStatusNum;
  1521. /* /< [IN/OUT] The value of return registers when HW done */
  1522. compat_uint_t u4IrqStatus[IRQ_STATUS_MAX_NUM];
  1523. } COMPAT_VAL_ISR_T;
  1524. typedef struct COMPAT_VAL_MEMORY {
  1525. /* /< [IN] The allocation memory type */
  1526. compat_uint_t eMemType;
  1527. /* /< [IN] The size of memory allocation */
  1528. compat_ulong_t u4MemSize;
  1529. /* /< [IN/OUT] The memory virtual address */
  1530. compat_uptr_t pvMemVa;
  1531. /* /< [IN/OUT] The memory physical address */
  1532. compat_uptr_t pvMemPa;
  1533. /* /< [IN] The memory byte alignment setting */
  1534. compat_uint_t eAlignment;
  1535. /* /< [IN/OUT] The align memory virtual address */
  1536. compat_uptr_t pvAlignMemVa;
  1537. /* /< [IN/OUT] The align memory physical address */
  1538. compat_uptr_t pvAlignMemPa;
  1539. /* /< [IN] The memory codec for VENC or VDEC */
  1540. compat_uint_t eMemCodec;
  1541. compat_uint_t i4IonShareFd;
  1542. compat_uptr_t pIonBufhandle;
  1543. /* /< [IN/OUT] The reserved parameter */
  1544. compat_uptr_t pvReserved;
  1545. /* /< [IN] The size of reserved parameter structure */
  1546. compat_ulong_t u4ReservedSize;
  1547. } COMPAT_VAL_MEMORY_T;
  1548. static int get_uptr_to_32(compat_uptr_t *p, void __user **uptr)
  1549. {
  1550. void __user *p2p;
  1551. int err = get_user(p2p, uptr);
  1552. *p = ptr_to_compat(p2p);
  1553. return err;
  1554. }
  1555. static int compat_copy_struct(
  1556. STRUCT_TYPE eType,
  1557. COPY_DIRECTION eDirection,
  1558. void __user *data32,
  1559. void __user *data)
  1560. {
  1561. compat_uint_t u;
  1562. compat_ulong_t l;
  1563. compat_uptr_t p;
  1564. char c;
  1565. int err = 0;
  1566. switch (eType) {
  1567. case VAL_HW_LOCK_TYPE: {
  1568. if (eDirection == COPY_FROM_USER) {
  1569. COMPAT_VAL_HW_LOCK_T __user *from32 = (COMPAT_VAL_HW_LOCK_T *)data32;
  1570. VAL_HW_LOCK_T __user *to = (VAL_HW_LOCK_T *)data;
  1571. err = get_user(p, &(from32->pvHandle));
  1572. err |= put_user(compat_ptr(p), &(to->pvHandle));
  1573. err |= get_user(u, &(from32->u4HandleSize));
  1574. err |= put_user(u, &(to->u4HandleSize));
  1575. err |= get_user(p, &(from32->pvLock));
  1576. err |= put_user(compat_ptr(p), &(to->pvLock));
  1577. err |= get_user(u, &(from32->u4TimeoutMs));
  1578. err |= put_user(u, &(to->u4TimeoutMs));
  1579. err |= get_user(p, &(from32->pvReserved));
  1580. err |= put_user(compat_ptr(p), &(to->pvReserved));
  1581. err |= get_user(u, &(from32->u4ReservedSize));
  1582. err |= put_user(u, &(to->u4ReservedSize));
  1583. err |= get_user(u, &(from32->eDriverType));
  1584. err |= put_user(u, &(to->eDriverType));
  1585. err |= get_user(c, &(from32->bSecureInst));
  1586. err |= put_user(c, &(to->bSecureInst));
  1587. } else {
  1588. COMPAT_VAL_HW_LOCK_T __user *to32 = (COMPAT_VAL_HW_LOCK_T *)data32;
  1589. VAL_HW_LOCK_T __user *from = (VAL_HW_LOCK_T *)data;
  1590. err = get_uptr_to_32(&p, &(from->pvHandle));
  1591. err |= put_user(p, &(to32->pvHandle));
  1592. err |= get_user(u, &(from->u4HandleSize));
  1593. err |= put_user(u, &(to32->u4HandleSize));
  1594. err |= get_uptr_to_32(&p, &(from->pvLock));
  1595. err |= put_user(p, &(to32->pvLock));
  1596. err |= get_user(u, &(from->u4TimeoutMs));
  1597. err |= put_user(u, &(to32->u4TimeoutMs));
  1598. err |= get_uptr_to_32(&p, &(from->pvReserved));
  1599. err |= put_user(p, &(to32->pvReserved));
  1600. err |= get_user(u, &(from->u4ReservedSize));
  1601. err |= put_user(u, &(to32->u4ReservedSize));
  1602. err |= get_user(u, &(from->eDriverType));
  1603. err |= put_user(u, &(to32->eDriverType));
  1604. err |= get_user(c, &(from->bSecureInst));
  1605. err |= put_user(c, &(to32->bSecureInst));
  1606. }
  1607. }
  1608. break;
  1609. case VAL_POWER_TYPE: {
  1610. if (eDirection == COPY_FROM_USER) {
  1611. COMPAT_VAL_POWER_T __user *from32 = (COMPAT_VAL_POWER_T *)data32;
  1612. VAL_POWER_T __user *to = (VAL_POWER_T *)data;
  1613. err = get_user(p, &(from32->pvHandle));
  1614. err |= put_user(compat_ptr(p), &(to->pvHandle));
  1615. err |= get_user(u, &(from32->u4HandleSize));
  1616. err |= put_user(u, &(to->u4HandleSize));
  1617. err |= get_user(u, &(from32->eDriverType));
  1618. err |= put_user(u, &(to->eDriverType));
  1619. err |= get_user(c, &(from32->fgEnable));
  1620. err |= put_user(c, &(to->fgEnable));
  1621. err |= get_user(p, &(from32->pvReserved));
  1622. err |= put_user(compat_ptr(p), &(to->pvReserved));
  1623. err |= get_user(u, &(from32->u4ReservedSize));
  1624. err |= put_user(u, &(to->u4ReservedSize));
  1625. } else {
  1626. COMPAT_VAL_POWER_T __user *to32 = (COMPAT_VAL_POWER_T *)data32;
  1627. VAL_POWER_T __user *from = (VAL_POWER_T *)data;
  1628. err = get_uptr_to_32(&p, &(from->pvHandle));
  1629. err |= put_user(p, &(to32->pvHandle));
  1630. err |= get_user(u, &(from->u4HandleSize));
  1631. err |= put_user(u, &(to32->u4HandleSize));
  1632. err |= get_user(u, &(from->eDriverType));
  1633. err |= put_user(u, &(to32->eDriverType));
  1634. err |= get_user(c, &(from->fgEnable));
  1635. err |= put_user(c, &(to32->fgEnable));
  1636. err |= get_uptr_to_32(&p, &(from->pvReserved));
  1637. err |= put_user(p, &(to32->pvReserved));
  1638. err |= get_user(u, &(from->u4ReservedSize));
  1639. err |= put_user(u, &(to32->u4ReservedSize));
  1640. }
  1641. }
  1642. break;
  1643. case VAL_ISR_TYPE: {
  1644. int i = 0;
  1645. if (eDirection == COPY_FROM_USER) {
  1646. COMPAT_VAL_ISR_T __user *from32 = (COMPAT_VAL_ISR_T *)data32;
  1647. VAL_ISR_T __user *to = (VAL_ISR_T *)data;
  1648. err = get_user(p, &(from32->pvHandle));
  1649. err |= put_user(compat_ptr(p), &(to->pvHandle));
  1650. err |= get_user(u, &(from32->u4HandleSize));
  1651. err |= put_user(u, &(to->u4HandleSize));
  1652. err |= get_user(u, &(from32->eDriverType));
  1653. err |= put_user(u, &(to->eDriverType));
  1654. err |= get_user(p, &(from32->pvIsrFunction));
  1655. err |= put_user(compat_ptr(p), &(to->pvIsrFunction));
  1656. err |= get_user(p, &(from32->pvReserved));
  1657. err |= put_user(compat_ptr(p), &(to->pvReserved));
  1658. err |= get_user(u, &(from32->u4ReservedSize));
  1659. err |= put_user(u, &(to->u4ReservedSize));
  1660. err |= get_user(u, &(from32->u4TimeoutMs));
  1661. err |= put_user(u, &(to->u4TimeoutMs));
  1662. err |= get_user(u, &(from32->u4IrqStatusNum));
  1663. err |= put_user(u, &(to->u4IrqStatusNum));
  1664. for (; i < IRQ_STATUS_MAX_NUM; i++) {
  1665. err |= get_user(u, &(from32->u4IrqStatus[i]));
  1666. err |= put_user(u, &(to->u4IrqStatus[i]));
  1667. }
  1668. return err;
  1669. } else {
  1670. COMPAT_VAL_ISR_T __user *to32 = (COMPAT_VAL_ISR_T *)data32;
  1671. VAL_ISR_T __user *from = (VAL_ISR_T *)data;
  1672. err = get_uptr_to_32(&p, &(from->pvHandle));
  1673. err |= put_user(p, &(to32->pvHandle));
  1674. err |= get_user(u, &(from->u4HandleSize));
  1675. err |= put_user(u, &(to32->u4HandleSize));
  1676. err |= get_user(u, &(from->eDriverType));
  1677. err |= put_user(u, &(to32->eDriverType));
  1678. err |= get_uptr_to_32(&p, &(from->pvIsrFunction));
  1679. err |= put_user(p, &(to32->pvIsrFunction));
  1680. err |= get_uptr_to_32(&p, &(from->pvReserved));
  1681. err |= put_user(p, &(to32->pvReserved));
  1682. err |= get_user(u, &(from->u4ReservedSize));
  1683. err |= put_user(u, &(to32->u4ReservedSize));
  1684. err |= get_user(u, &(from->u4TimeoutMs));
  1685. err |= put_user(u, &(to32->u4TimeoutMs));
  1686. err |= get_user(u, &(from->u4IrqStatusNum));
  1687. err |= put_user(u, &(to32->u4IrqStatusNum));
  1688. for (; i < IRQ_STATUS_MAX_NUM; i++) {
  1689. err |= get_user(u, &(from->u4IrqStatus[i]));
  1690. err |= put_user(u, &(to32->u4IrqStatus[i]));
  1691. }
  1692. }
  1693. }
  1694. break;
  1695. case VAL_MEMORY_TYPE: {
  1696. if (eDirection == COPY_FROM_USER) {
  1697. COMPAT_VAL_MEMORY_T __user *from32 = (COMPAT_VAL_MEMORY_T *)data32;
  1698. VAL_MEMORY_T __user *to = (VAL_MEMORY_T *)data;
  1699. err = get_user(u, &(from32->eMemType));
  1700. err |= put_user(u, &(to->eMemType));
  1701. err |= get_user(l, &(from32->u4MemSize));
  1702. err |= put_user(l, &(to->u4MemSize));
  1703. err |= get_user(p, &(from32->pvMemVa));
  1704. err |= put_user(compat_ptr(p), &(to->pvMemVa));
  1705. err |= get_user(p, &(from32->pvMemPa));
  1706. err |= put_user(compat_ptr(p), &(to->pvMemPa));
  1707. err |= get_user(u, &(from32->eAlignment));
  1708. err |= put_user(u, &(to->eAlignment));
  1709. err |= get_user(p, &(from32->pvAlignMemVa));
  1710. err |= put_user(compat_ptr(p), &(to->pvAlignMemVa));
  1711. err |= get_user(p, &(from32->pvAlignMemPa));
  1712. err |= put_user(compat_ptr(p), &(to->pvAlignMemPa));
  1713. err |= get_user(u, &(from32->eMemCodec));
  1714. err |= put_user(u, &(to->eMemCodec));
  1715. err |= get_user(u, &(from32->i4IonShareFd));
  1716. err |= put_user(u, &(to->i4IonShareFd));
  1717. err |= get_user(p, &(from32->pIonBufhandle));
  1718. err |= put_user(compat_ptr(p), &(to->pIonBufhandle));
  1719. err |= get_user(p, &(from32->pvReserved));
  1720. err |= put_user(compat_ptr(p), &(to->pvReserved));
  1721. err |= get_user(l, &(from32->u4ReservedSize));
  1722. err |= put_user(l, &(to->u4ReservedSize));
  1723. return err;
  1724. } else {
  1725. COMPAT_VAL_MEMORY_T __user *to32 = (COMPAT_VAL_MEMORY_T *)data32;
  1726. VAL_MEMORY_T __user *from = (VAL_MEMORY_T *)data;
  1727. err = get_user(u, &(from->eMemType));
  1728. err |= put_user(u, &(to32->eMemType));
  1729. err |= get_user(l, &(from->u4MemSize));
  1730. err |= put_user(l, &(to32->u4MemSize));
  1731. err |= get_uptr_to_32(&p, &(from->pvMemVa));
  1732. err |= put_user(p, &(to32->pvMemVa));
  1733. err |= get_uptr_to_32(&p, &(from->pvMemPa));
  1734. err |= put_user(p, &(to32->pvMemPa));
  1735. err |= get_user(u, &(from->eAlignment));
  1736. err |= put_user(u, &(to32->eAlignment));
  1737. err |= get_uptr_to_32(&p, &(from->pvAlignMemVa));
  1738. err |= put_user(p, &(to32->pvAlignMemVa));
  1739. err |= get_uptr_to_32(&p, &(from->pvAlignMemPa));
  1740. err |= put_user(p, &(to32->pvAlignMemPa));
  1741. err |= get_user(u, &(from->eMemCodec));
  1742. err |= put_user(u, &(to32->eMemCodec));
  1743. err |= get_user(u, &(from->i4IonShareFd));
  1744. err |= put_user(u, &(to32->i4IonShareFd));
  1745. err |= get_uptr_to_32(&p, (void __user **)&(from->pIonBufhandle));
  1746. err |= put_user(p, &(to32->pIonBufhandle));
  1747. err |= get_uptr_to_32(&p, &(from->pvReserved));
  1748. err |= put_user(p, &(to32->pvReserved));
  1749. err |= get_user(l, &(from->u4ReservedSize));
  1750. err |= put_user(l, &(to32->u4ReservedSize));
  1751. }
  1752. }
  1753. break;
  1754. default:
  1755. break;
  1756. }
  1757. return err;
  1758. }
  1759. static long vcodec_unlocked_compat_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1760. {
  1761. long ret = 0;
  1762. /* MODULE_MFV_LOGD("vcodec_unlocked_compat_ioctl: 0x%x\n", cmd); */
  1763. switch (cmd) {
  1764. case VCODEC_ALLOC_NON_CACHE_BUFFER:
  1765. case VCODEC_FREE_NON_CACHE_BUFFER: {
  1766. COMPAT_VAL_MEMORY_T __user *data32;
  1767. VAL_MEMORY_T __user *data;
  1768. int err;
  1769. data32 = compat_ptr(arg);
  1770. data = compat_alloc_user_space(sizeof(VAL_MEMORY_T));
  1771. if (data == NULL) {
  1772. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1773. return -EFAULT;
  1774. }
  1775. err = compat_copy_struct(VAL_MEMORY_TYPE, COPY_FROM_USER, (void *)data32, (void *)data);
  1776. if (err) {
  1777. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1778. return err;
  1779. }
  1780. ret = file->f_op->unlocked_ioctl(file, cmd, (unsigned long)data);
  1781. err = compat_copy_struct(VAL_MEMORY_TYPE, COPY_TO_USER, (void *)data32, (void *)data);
  1782. if (err) {
  1783. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1784. return err;
  1785. }
  1786. return ret;
  1787. }
  1788. break;
  1789. case VCODEC_LOCKHW:
  1790. case VCODEC_UNLOCKHW: {
  1791. COMPAT_VAL_HW_LOCK_T __user *data32;
  1792. VAL_HW_LOCK_T __user *data;
  1793. int err;
  1794. data32 = compat_ptr(arg);
  1795. data = compat_alloc_user_space(sizeof(VAL_HW_LOCK_T));
  1796. if (data == NULL) {
  1797. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1798. return -EFAULT;
  1799. }
  1800. err = compat_copy_struct(VAL_HW_LOCK_TYPE, COPY_FROM_USER, (void *)data32, (void *)data);
  1801. if (err) {
  1802. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1803. return err;
  1804. }
  1805. ret = file->f_op->unlocked_ioctl(file, cmd, (unsigned long)data);
  1806. err = compat_copy_struct(VAL_HW_LOCK_TYPE, COPY_TO_USER, (void *)data32, (void *)data);
  1807. if (err) {
  1808. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1809. return err;
  1810. }
  1811. return ret;
  1812. }
  1813. break;
  1814. case VCODEC_INC_PWR_USER:
  1815. case VCODEC_DEC_PWR_USER: {
  1816. COMPAT_VAL_POWER_T __user *data32;
  1817. VAL_POWER_T __user *data;
  1818. int err;
  1819. data32 = compat_ptr(arg);
  1820. data = compat_alloc_user_space(sizeof(VAL_POWER_T));
  1821. if (data == NULL) {
  1822. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1823. return -EFAULT;
  1824. }
  1825. err = compat_copy_struct(VAL_POWER_TYPE, COPY_FROM_USER, (void *)data32, (void *)data);
  1826. if (err) {
  1827. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1828. return err;
  1829. }
  1830. ret = file->f_op->unlocked_ioctl(file, cmd, (unsigned long)data);
  1831. err = compat_copy_struct(VAL_POWER_TYPE, COPY_TO_USER, (void *)data32, (void *)data);
  1832. if (err) {
  1833. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1834. return err;
  1835. }
  1836. return ret;
  1837. }
  1838. break;
  1839. case VCODEC_WAITISR: {
  1840. COMPAT_VAL_ISR_T __user *data32;
  1841. VAL_ISR_T __user *data;
  1842. int err;
  1843. data32 = compat_ptr(arg);
  1844. data = compat_alloc_user_space(sizeof(VAL_ISR_T));
  1845. if (data == NULL) {
  1846. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1847. return -EFAULT;
  1848. }
  1849. err = compat_copy_struct(VAL_ISR_TYPE, COPY_FROM_USER, (void *)data32, (void *)data);
  1850. if (err) {
  1851. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1852. return err;
  1853. }
  1854. ret = file->f_op->unlocked_ioctl(file, VCODEC_WAITISR, (unsigned long)data);
  1855. err = compat_copy_struct(VAL_ISR_TYPE, COPY_TO_USER, (void *)data32, (void *)data);
  1856. if (err) {
  1857. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1858. return err;
  1859. }
  1860. return ret;
  1861. }
  1862. break;
  1863. default: {
  1864. return vcodec_unlocked_ioctl(file, cmd, arg);
  1865. }
  1866. break;
  1867. }
  1868. return 0;
  1869. }
  1870. #else
  1871. #define vcodec_unlocked_compat_ioctl NULL
  1872. #endif
  1873. static int vcodec_open(struct inode *inode, struct file *file)
  1874. {
  1875. MODULE_MFV_LOGD("vcodec_open\n");
  1876. mutex_lock(&DriverOpenCountLock);
  1877. Driver_Open_Count++;
  1878. MODULE_MFV_LOGE("vcodec_open pid = %d, Driver_Open_Count %d\n", current->pid, Driver_Open_Count);
  1879. mutex_unlock(&DriverOpenCountLock);
  1880. /* TODO: Check upper limit of concurrent users? */
  1881. return 0;
  1882. }
  1883. static int vcodec_flush(struct file *file, fl_owner_t id)
  1884. {
  1885. MODULE_MFV_LOGD("vcodec_flush, curr_tid =%d\n", current->pid);
  1886. /* MODULE_MFV_LOGE("vcodec_flush pid = %d, Driver_Open_Count %d\n", current->pid, Driver_Open_Count); */
  1887. return 0;
  1888. }
  1889. static int vcodec_release(struct inode *inode, struct file *file)
  1890. {
  1891. VAL_ULONG_T ulFlagsLockHW, ulFlagsISR;
  1892. /* dump_stack(); */
  1893. MODULE_MFV_LOGD("vcodec_release, curr_tid =%d\n", current->pid);
  1894. mutex_lock(&DriverOpenCountLock);
  1895. MODULE_MFV_LOGE("vcodec_release pid = %d, Driver_Open_Count %d\n", current->pid, Driver_Open_Count);
  1896. Driver_Open_Count--;
  1897. if (Driver_Open_Count == 0) {
  1898. mutex_lock(&VdecHWLock);
  1899. gu4VdecLockThreadId = 0;
  1900. grVcodecDecHWLock.pvHandle = 0;
  1901. grVcodecDecHWLock.eDriverType = VAL_DRIVER_TYPE_NONE;
  1902. grVcodecDecHWLock.rLockedTime.u4Sec = 0;
  1903. grVcodecDecHWLock.rLockedTime.u4uSec = 0;
  1904. mutex_unlock(&VdecHWLock);
  1905. mutex_lock(&VencHWLock);
  1906. grVcodecEncHWLock.pvHandle = 0;
  1907. grVcodecEncHWLock.eDriverType = VAL_DRIVER_TYPE_NONE;
  1908. grVcodecEncHWLock.rLockedTime.u4Sec = 0;
  1909. grVcodecEncHWLock.rLockedTime.u4uSec = 0;
  1910. mutex_unlock(&VencHWLock);
  1911. mutex_lock(&DecEMILock);
  1912. gu4DecEMICounter = 0;
  1913. mutex_unlock(&DecEMILock);
  1914. mutex_lock(&EncEMILock);
  1915. gu4EncEMICounter = 0;
  1916. mutex_unlock(&EncEMILock);
  1917. mutex_lock(&PWRLock);
  1918. gu4PWRCounter = 0;
  1919. mutex_unlock(&PWRLock);
  1920. #if defined(VENC_USE_L2C)
  1921. mutex_lock(&L2CLock);
  1922. if (gu4L2CCounter != 0) {
  1923. MODULE_MFV_LOGE("vcodec_flush pid = %d, L2 user = %d, force restore L2 settings\n",
  1924. current->pid, gu4L2CCounter);
  1925. if (config_L2(1)) {
  1926. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  1927. MODULE_MFV_LOGE("[VCODEC][ERROR] restore L2 settings failed\n");
  1928. }
  1929. }
  1930. gu4L2CCounter = 0;
  1931. mutex_unlock(&L2CLock);
  1932. #endif
  1933. spin_lock_irqsave(&LockDecHWCountLock, ulFlagsLockHW);
  1934. gu4LockDecHWCount = 0;
  1935. spin_unlock_irqrestore(&LockDecHWCountLock, ulFlagsLockHW);
  1936. spin_lock_irqsave(&LockEncHWCountLock, ulFlagsLockHW);
  1937. gu4LockEncHWCount = 0;
  1938. spin_unlock_irqrestore(&LockEncHWCountLock, ulFlagsLockHW);
  1939. spin_lock_irqsave(&DecISRCountLock, ulFlagsISR);
  1940. gu4DecISRCount = 0;
  1941. spin_unlock_irqrestore(&DecISRCountLock, ulFlagsISR);
  1942. spin_lock_irqsave(&EncISRCountLock, ulFlagsISR);
  1943. gu4EncISRCount = 0;
  1944. spin_unlock_irqrestore(&EncISRCountLock, ulFlagsISR);
  1945. #ifdef ENABLE_MMDVFS_VDEC
  1946. if (VAL_TRUE == gMMDFVFSMonitorStarts) {
  1947. gMMDFVFSMonitorStarts = VAL_FALSE;
  1948. gMMDFVFSMonitorCounts = 0;
  1949. gHWLockInterval = 0;
  1950. gHWLockMaxDuration = 0;
  1951. SendDvfsRequest(DVFS_LOW);
  1952. }
  1953. #endif
  1954. }
  1955. #ifdef ENABLE_MMDVFS_VDEC
  1956. mutex_lock(&DecEMILock);
  1957. if (VAL_TRUE == gMMDFVFSMonitorStarts && 0 == gu4DecEMICounter) {
  1958. gMMDFVFSMonitorStarts = VAL_FALSE;
  1959. gMMDFVFSMonitorCounts = 0;
  1960. gHWLockInterval = 0;
  1961. gHWLockMaxDuration = 0;
  1962. SendDvfsRequest(DVFS_LOW);
  1963. }
  1964. mutex_unlock(&DecEMILock);
  1965. #endif
  1966. mutex_unlock(&DriverOpenCountLock);
  1967. return 0;
  1968. }
  1969. void vcodec_vma_open(struct vm_area_struct *vma)
  1970. {
  1971. MODULE_MFV_LOGD("vcodec VMA open, virt %lx, phys %lx\n", vma->vm_start, vma->vm_pgoff << PAGE_SHIFT);
  1972. }
  1973. void vcodec_vma_close(struct vm_area_struct *vma)
  1974. {
  1975. MODULE_MFV_LOGD("vcodec VMA close, virt %lx, phys %lx\n", vma->vm_start, vma->vm_pgoff << PAGE_SHIFT);
  1976. }
  1977. static struct vm_operations_struct vcodec_remap_vm_ops = {
  1978. .open = vcodec_vma_open,
  1979. .close = vcodec_vma_close,
  1980. };
  1981. static int vcodec_mmap(struct file *file, struct vm_area_struct *vma)
  1982. {
  1983. #if 1
  1984. VAL_UINT32_T u4I = 0;
  1985. VAL_ULONG_T length;
  1986. VAL_ULONG_T pfn;
  1987. length = vma->vm_end - vma->vm_start;
  1988. pfn = vma->vm_pgoff << PAGE_SHIFT;
  1989. if (((length > VENC_REGION) || (pfn < VENC_BASE) || (pfn > VENC_BASE + VENC_REGION)) &&
  1990. ((length > VDEC_REGION) || (pfn < VDEC_BASE_PHY) || (pfn > VDEC_BASE_PHY + VDEC_REGION)) &&
  1991. ((length > HW_REGION) || (pfn < HW_BASE) || (pfn > HW_BASE + HW_REGION)) &&
  1992. ((length > INFO_REGION) || (pfn < INFO_BASE) || (pfn > INFO_BASE + INFO_REGION))
  1993. ) {
  1994. VAL_ULONG_T ulAddr, ulSize;
  1995. for (u4I = 0; u4I < VCODEC_MULTIPLE_INSTANCE_NUM_x_10; u4I++) {
  1996. if ((grNonCacheMemoryList[u4I].ulKVA != -1L) && (grNonCacheMemoryList[u4I].ulKPA != -1L)) {
  1997. ulAddr = grNonCacheMemoryList[u4I].ulKPA;
  1998. ulSize = (grNonCacheMemoryList[u4I].ulSize + 0x1000 - 1) & ~(0x1000 - 1);
  1999. if ((length == ulSize) && (pfn == ulAddr)) {
  2000. MODULE_MFV_LOGD("[VCODEC] cache idx %d\n", u4I);
  2001. break;
  2002. }
  2003. }
  2004. }
  2005. if (u4I == VCODEC_MULTIPLE_INSTANCE_NUM_x_10) {
  2006. MODULE_MFV_LOGE("[VCODEC][ERROR] mmap region error: Length(0x%lx), pfn(0x%lx)\n",
  2007. (VAL_ULONG_T)length, pfn);
  2008. return -EAGAIN;
  2009. }
  2010. }
  2011. #endif
  2012. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  2013. /* MODULE_MFV_LOGE("[VCODEC][mmap] vma->start 0x%lx, vma->end 0x%lx, vma->pgoff 0x%lx\n",
  2014. (VAL_ULONG_T)vma->vm_start, (VAL_ULONG_T)vma->vm_end, (VAL_ULONG_T)vma->vm_pgoff); */
  2015. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  2016. vma->vm_end - vma->vm_start, vma->vm_page_prot)) {
  2017. return -EAGAIN;
  2018. }
  2019. vma->vm_ops = &vcodec_remap_vm_ops;
  2020. vcodec_vma_open(vma);
  2021. return 0;
  2022. }
  2023. static const struct file_operations vcodec_fops = {
  2024. .owner = THIS_MODULE,
  2025. .unlocked_ioctl = vcodec_unlocked_ioctl,
  2026. .open = vcodec_open,
  2027. .flush = vcodec_flush,
  2028. .release = vcodec_release,
  2029. .mmap = vcodec_mmap,
  2030. #if IS_ENABLED(CONFIG_COMPAT)
  2031. .compat_ioctl = vcodec_unlocked_compat_ioctl,
  2032. #endif
  2033. };
  2034. static int vcodec_probe(struct platform_device *dev)
  2035. {
  2036. int ret;
  2037. MODULE_MFV_LOGD("+vcodec_probe\n");
  2038. mutex_lock(&DecEMILock);
  2039. gu4DecEMICounter = 0;
  2040. mutex_unlock(&DecEMILock);
  2041. mutex_lock(&EncEMILock);
  2042. gu4EncEMICounter = 0;
  2043. mutex_unlock(&EncEMILock);
  2044. mutex_lock(&PWRLock);
  2045. gu4PWRCounter = 0;
  2046. mutex_unlock(&PWRLock);
  2047. mutex_lock(&L2CLock);
  2048. gu4L2CCounter = 0;
  2049. mutex_unlock(&L2CLock);
  2050. ret = register_chrdev_region(vcodec_devno, 1, VCODEC_DEVNAME);
  2051. if (ret) {
  2052. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2053. MODULE_MFV_LOGE("[ERROR] Can't Get Major number for VCodec Device\n");
  2054. }
  2055. vcodec_cdev = cdev_alloc();
  2056. vcodec_cdev->owner = THIS_MODULE;
  2057. vcodec_cdev->ops = &vcodec_fops;
  2058. ret = cdev_add(vcodec_cdev, vcodec_devno, 1);
  2059. if (ret) {
  2060. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2061. MODULE_MFV_LOGE("[ERROR] Can't add Vcodec Device\n");
  2062. }
  2063. vcodec_class = class_create(THIS_MODULE, VCODEC_DEVNAME);
  2064. if (IS_ERR(vcodec_class)) {
  2065. ret = PTR_ERR(vcodec_class);
  2066. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to create class, err = %d", ret);
  2067. return ret;
  2068. }
  2069. vcodec_device = device_create(vcodec_class, NULL, vcodec_devno, NULL, VCODEC_DEVNAME);
  2070. if (request_irq(VDEC_IRQ_ID , (irq_handler_t)video_intr_dlr, IRQF_TRIGGER_LOW, VCODEC_DEVNAME, NULL) < 0) {
  2071. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2072. MODULE_MFV_LOGE("[VCODEC][ERROR] error to request dec irq\n");
  2073. } else {
  2074. MODULE_MFV_LOGD("[VCODEC] success to request dec irq: %d\n", VDEC_IRQ_ID);
  2075. }
  2076. if (request_irq(VENC_IRQ_ID , (irq_handler_t)video_intr_dlr2, IRQF_TRIGGER_LOW, VCODEC_DEVNAME, NULL) < 0) {
  2077. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2078. MODULE_MFV_LOGD("[VCODEC][ERROR] error to request enc irq\n");
  2079. } else {
  2080. MODULE_MFV_LOGD("[VCODEC] success to request enc irq: %d\n", VENC_IRQ_ID);
  2081. }
  2082. disable_irq(VDEC_IRQ_ID);
  2083. disable_irq(VENC_IRQ_ID);
  2084. #ifndef CONFIG_MTK_CLKMGR
  2085. clk_MT_CG_DISP0_SMI_COMMON = devm_clk_get(&dev->dev, "MT_CG_DISP0_SMI_COMMON");
  2086. if (IS_ERR(clk_MT_CG_DISP0_SMI_COMMON)) {
  2087. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_DISP0_SMI_COMMON\n");
  2088. return PTR_ERR(clk_MT_CG_DISP0_SMI_COMMON);
  2089. }
  2090. clk_MT_CG_VDEC0_VDEC = devm_clk_get(&dev->dev, "MT_CG_VDEC0_VDEC");
  2091. if (IS_ERR(clk_MT_CG_VDEC0_VDEC)) {
  2092. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_VDEC0_VDEC\n");
  2093. return PTR_ERR(clk_MT_CG_VDEC0_VDEC);
  2094. }
  2095. clk_MT_CG_VDEC1_LARB = devm_clk_get(&dev->dev, "MT_CG_VDEC1_LARB");
  2096. if (IS_ERR(clk_MT_CG_VDEC1_LARB)) {
  2097. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_VDEC1_LARB\n");
  2098. return PTR_ERR(clk_MT_CG_VDEC1_LARB);
  2099. }
  2100. clk_MT_CG_VENC_VENC = devm_clk_get(&dev->dev, "MT_CG_VENC_VENC");
  2101. if (IS_ERR(clk_MT_CG_VENC_VENC)) {
  2102. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_VENC_VENC\n");
  2103. return PTR_ERR(clk_MT_CG_VENC_VENC);
  2104. }
  2105. clk_MT_CG_VENC_LARB = devm_clk_get(&dev->dev, "MT_CG_VENC_LARB");
  2106. if (IS_ERR(clk_MT_CG_VENC_LARB)) {
  2107. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_VENC_LARB\n");
  2108. return PTR_ERR(clk_MT_CG_VENC_LARB);
  2109. }
  2110. #ifdef ENABLE_MMDVFS_VDEC
  2111. clk_MT_CG_TOP_MUX_VDEC = devm_clk_get(&dev->dev, "MT_CG_TOP_MUX_VDEC");
  2112. if (IS_ERR(clk_MT_CG_TOP_MUX_VDEC)) {
  2113. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_TOP_MUX_VDEC\n");
  2114. return PTR_ERR(clk_MT_CG_TOP_MUX_VDEC);
  2115. }
  2116. clk_MT_CG_TOP_SYSPLL1_D2 = devm_clk_get(&dev->dev, "MT_CG_TOP_SYSPLL1_D2");
  2117. if (IS_ERR(clk_MT_CG_TOP_SYSPLL1_D2)) {
  2118. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_TOP_SYSPLL1_D2\n");
  2119. return PTR_ERR(clk_MT_CG_TOP_SYSPLL1_D2);
  2120. }
  2121. clk_MT_CG_TOP_SYSPLL1_D4 = devm_clk_get(&dev->dev, "MT_CG_TOP_SYSPLL1_D4");
  2122. if (IS_ERR(clk_MT_CG_TOP_SYSPLL1_D4)) {
  2123. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_CG_TOP_SYSPLL1_D4\n");
  2124. return PTR_ERR(clk_MT_CG_TOP_SYSPLL1_D4);
  2125. }
  2126. #endif
  2127. clk_MT_SCP_SYS_VDE = devm_clk_get(&dev->dev, "MT_SCP_SYS_VDE");
  2128. if (IS_ERR(clk_MT_SCP_SYS_VDE)) {
  2129. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_SCP_SYS_VDE\n");
  2130. return PTR_ERR(clk_MT_SCP_SYS_VDE);
  2131. }
  2132. clk_MT_SCP_SYS_VEN = devm_clk_get(&dev->dev, "MT_SCP_SYS_VEN");
  2133. if (IS_ERR(clk_MT_SCP_SYS_VEN)) {
  2134. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_SCP_SYS_VEN\n");
  2135. return PTR_ERR(clk_MT_SCP_SYS_VEN);
  2136. }
  2137. clk_MT_SCP_SYS_DIS = devm_clk_get(&dev->dev, "MT_SCP_SYS_DIS");
  2138. if (IS_ERR(clk_MT_SCP_SYS_DIS)) {
  2139. MODULE_MFV_LOGE("[VCODEC][ERROR] Unable to devm_clk_get MT_SCP_SYS_DIS\n");
  2140. return PTR_ERR(clk_MT_SCP_SYS_DIS);
  2141. }
  2142. #endif
  2143. MODULE_MFV_LOGD("vcodec_probe Done\n");
  2144. #ifdef KS_POWER_WORKAROUND
  2145. vdec_power_on();
  2146. venc_power_on();
  2147. #endif
  2148. return 0;
  2149. }
  2150. static int vcodec_remove(struct platform_device *pDev)
  2151. {
  2152. MODULE_MFV_LOGD("vcodec_remove\n");
  2153. return 0;
  2154. }
  2155. #ifdef CONFIG_MTK_HIBERNATION
  2156. static int vcodec_pm_restore_noirq(struct device *device)
  2157. {
  2158. /* vdec: IRQF_TRIGGER_LOW */
  2159. mt_irq_set_sens(VDEC_IRQ_ID, MT_LEVEL_SENSITIVE);
  2160. mt_irq_set_polarity(VDEC_IRQ_ID, MT_POLARITY_LOW);
  2161. /* venc: IRQF_TRIGGER_LOW */
  2162. mt_irq_set_sens(VENC_IRQ_ID, MT_LEVEL_SENSITIVE);
  2163. mt_irq_set_polarity(VENC_IRQ_ID, MT_POLARITY_LOW);
  2164. return 0;
  2165. }
  2166. #endif
  2167. static const struct of_device_id vcodec_of_match[] = {
  2168. { .compatible = "mediatek,mt6735-vdec_gcon", },
  2169. {/* sentinel */}
  2170. };
  2171. MODULE_DEVICE_TABLE(of, vcodec_of_match);
  2172. static struct platform_driver vcodec_driver = {
  2173. .probe = vcodec_probe,
  2174. .remove = vcodec_remove,
  2175. /*
  2176. .suspend = vcodec_suspend,
  2177. .resume = vcodec_resume,
  2178. */
  2179. .driver = {
  2180. .name = VCODEC_DEVNAME,
  2181. .owner = THIS_MODULE,
  2182. .of_match_table = vcodec_of_match,
  2183. },
  2184. };
  2185. static int __init vcodec_driver_init(void)
  2186. {
  2187. VAL_RESULT_T eValHWLockRet;
  2188. VAL_ULONG_T ulFlags, ulFlagsLockHW, ulFlagsISR;
  2189. MODULE_MFV_LOGD("+vcodec_driver_init !!\n");
  2190. mutex_lock(&DriverOpenCountLock);
  2191. Driver_Open_Count = 0;
  2192. mutex_unlock(&DriverOpenCountLock);
  2193. mutex_lock(&LogCountLock);
  2194. gu4LogCountUser = 0;
  2195. gu4LogCount = 0;
  2196. mutex_unlock(&LogCountLock);
  2197. {
  2198. struct device_node *node = NULL;
  2199. node = of_find_compatible_node(NULL, NULL, "mediatek,mt6735-venc");
  2200. KVA_VENC_BASE = (VAL_ULONG_T)of_iomap(node, 0);
  2201. VENC_IRQ_ID = irq_of_parse_and_map(node, 0);
  2202. KVA_VENC_IRQ_STATUS_ADDR = KVA_VENC_BASE + 0x05C;
  2203. KVA_VENC_IRQ_ACK_ADDR = KVA_VENC_BASE + 0x060;
  2204. }
  2205. {
  2206. struct device_node *node = NULL;
  2207. node = of_find_compatible_node(NULL, NULL, "mediatek,mt6735-vdec");
  2208. KVA_VDEC_BASE = (VAL_ULONG_T)of_iomap(node, 0);
  2209. VDEC_IRQ_ID = irq_of_parse_and_map(node, 0);
  2210. KVA_VDEC_MISC_BASE = KVA_VDEC_BASE + 0x0000;
  2211. KVA_VDEC_VLD_BASE = KVA_VDEC_BASE + 0x1000;
  2212. }
  2213. {
  2214. struct device_node *node = NULL;
  2215. node = of_find_compatible_node(NULL, NULL, "mediatek,mt6735-vdec_gcon");
  2216. KVA_VDEC_GCON_BASE = (VAL_ULONG_T)of_iomap(node, 0);
  2217. MODULE_MFV_LOGD("[VCODEC][DeviceTree] KVA_VENC_BASE(0x%lx), KVA_VDEC_BASE(0x%lx), KVA_VDEC_GCON_BASE(0x%lx)",
  2218. KVA_VENC_BASE, KVA_VDEC_BASE, KVA_VDEC_GCON_BASE);
  2219. MODULE_MFV_LOGD("[VCODEC][DeviceTree] VDEC_IRQ_ID(%d), VENC_IRQ_ID(%d)",
  2220. VDEC_IRQ_ID, VENC_IRQ_ID);
  2221. }
  2222. /* KVA_VENC_IRQ_STATUS_ADDR = (VAL_ULONG_T)ioremap(VENC_IRQ_STATUS_addr, 4); */
  2223. /* KVA_VENC_IRQ_ACK_ADDR = (VAL_ULONG_T)ioremap(VENC_IRQ_ACK_addr, 4); */
  2224. spin_lock_irqsave(&LockDecHWCountLock, ulFlagsLockHW);
  2225. gu4LockDecHWCount = 0;
  2226. spin_unlock_irqrestore(&LockDecHWCountLock, ulFlagsLockHW);
  2227. spin_lock_irqsave(&LockEncHWCountLock, ulFlagsLockHW);
  2228. gu4LockEncHWCount = 0;
  2229. spin_unlock_irqrestore(&LockEncHWCountLock, ulFlagsLockHW);
  2230. spin_lock_irqsave(&DecISRCountLock, ulFlagsISR);
  2231. gu4DecISRCount = 0;
  2232. spin_unlock_irqrestore(&DecISRCountLock, ulFlagsISR);
  2233. spin_lock_irqsave(&EncISRCountLock, ulFlagsISR);
  2234. gu4EncISRCount = 0;
  2235. spin_unlock_irqrestore(&EncISRCountLock, ulFlagsISR);
  2236. mutex_lock(&VdecPWRLock);
  2237. gu4VdecPWRCounter = 0;
  2238. mutex_unlock(&VdecPWRLock);
  2239. mutex_lock(&VencPWRLock);
  2240. gu4VencPWRCounter = 0;
  2241. mutex_unlock(&VencPWRLock);
  2242. mutex_lock(&IsOpenedLock);
  2243. if (VAL_FALSE == bIsOpened) {
  2244. bIsOpened = VAL_TRUE;
  2245. /* vcodec_probe(NULL); */
  2246. }
  2247. mutex_unlock(&IsOpenedLock);
  2248. mutex_lock(&VdecHWLock);
  2249. gu4VdecLockThreadId = 0;
  2250. grVcodecDecHWLock.pvHandle = 0;
  2251. grVcodecDecHWLock.eDriverType = VAL_DRIVER_TYPE_NONE;
  2252. grVcodecDecHWLock.rLockedTime.u4Sec = 0;
  2253. grVcodecDecHWLock.rLockedTime.u4uSec = 0;
  2254. mutex_unlock(&VdecHWLock);
  2255. mutex_lock(&VencHWLock);
  2256. grVcodecEncHWLock.pvHandle = 0;
  2257. grVcodecEncHWLock.eDriverType = VAL_DRIVER_TYPE_NONE;
  2258. grVcodecEncHWLock.rLockedTime.u4Sec = 0;
  2259. grVcodecEncHWLock.rLockedTime.u4uSec = 0;
  2260. mutex_unlock(&VencHWLock);
  2261. /* HWLockEvent part */
  2262. mutex_lock(&DecHWLockEventTimeoutLock);
  2263. DecHWLockEvent.pvHandle = "DECHWLOCK_EVENT";
  2264. DecHWLockEvent.u4HandleSize = sizeof("DECHWLOCK_EVENT") + 1;
  2265. DecHWLockEvent.u4TimeoutMs = 1;
  2266. mutex_unlock(&DecHWLockEventTimeoutLock);
  2267. eValHWLockRet = eVideoCreateEvent(&DecHWLockEvent, sizeof(VAL_EVENT_T));
  2268. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2269. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2270. MODULE_MFV_LOGE("[VCODEC][ERROR] create dec hwlock event error\n");
  2271. }
  2272. mutex_lock(&EncHWLockEventTimeoutLock);
  2273. EncHWLockEvent.pvHandle = "ENCHWLOCK_EVENT";
  2274. EncHWLockEvent.u4HandleSize = sizeof("ENCHWLOCK_EVENT") + 1;
  2275. EncHWLockEvent.u4TimeoutMs = 1;
  2276. mutex_unlock(&EncHWLockEventTimeoutLock);
  2277. eValHWLockRet = eVideoCreateEvent(&EncHWLockEvent, sizeof(VAL_EVENT_T));
  2278. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2279. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2280. MODULE_MFV_LOGE("[VCODEC][ERROR] create enc hwlock event error\n");
  2281. }
  2282. /* IsrEvent part */
  2283. spin_lock_irqsave(&DecIsrLock, ulFlags);
  2284. DecIsrEvent.pvHandle = "DECISR_EVENT";
  2285. DecIsrEvent.u4HandleSize = sizeof("DECISR_EVENT") + 1;
  2286. DecIsrEvent.u4TimeoutMs = 1;
  2287. spin_unlock_irqrestore(&DecIsrLock, ulFlags);
  2288. eValHWLockRet = eVideoCreateEvent(&DecIsrEvent, sizeof(VAL_EVENT_T));
  2289. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2290. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2291. MODULE_MFV_LOGE("[VCODEC][ERROR] create dec isr event error\n");
  2292. }
  2293. spin_lock_irqsave(&EncIsrLock, ulFlags);
  2294. EncIsrEvent.pvHandle = "ENCISR_EVENT";
  2295. EncIsrEvent.u4HandleSize = sizeof("ENCISR_EVENT") + 1;
  2296. EncIsrEvent.u4TimeoutMs = 1;
  2297. spin_unlock_irqrestore(&EncIsrLock, ulFlags);
  2298. eValHWLockRet = eVideoCreateEvent(&EncIsrEvent, sizeof(VAL_EVENT_T));
  2299. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2300. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2301. MODULE_MFV_LOGE("[VCODEC][ERROR] create enc isr event error\n");
  2302. }
  2303. MODULE_MFV_LOGD("vcodec_driver_init Done\n");
  2304. #ifdef CONFIG_MTK_HIBERNATION
  2305. register_swsusp_restore_noirq_func(ID_M_VCODEC, vcodec_pm_restore_noirq, NULL);
  2306. #endif
  2307. return platform_driver_register(&vcodec_driver);
  2308. }
  2309. static void __exit vcodec_driver_exit(void)
  2310. {
  2311. VAL_RESULT_T eValHWLockRet;
  2312. MODULE_MFV_LOGD("vcodec_driver_exit\n");
  2313. mutex_lock(&IsOpenedLock);
  2314. if (VAL_TRUE == bIsOpened) {
  2315. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2316. bIsOpened = VAL_FALSE;
  2317. }
  2318. mutex_unlock(&IsOpenedLock);
  2319. cdev_del(vcodec_cdev);
  2320. unregister_chrdev_region(vcodec_devno, 1);
  2321. /* [TODO] iounmap the following? */
  2322. #if 0
  2323. iounmap((void *)KVA_VENC_IRQ_STATUS_ADDR);
  2324. iounmap((void *)KVA_VENC_IRQ_ACK_ADDR);
  2325. #endif
  2326. free_irq(VENC_IRQ_ID, NULL);
  2327. free_irq(VDEC_IRQ_ID, NULL);
  2328. /* MT6589_HWLockEvent part */
  2329. eValHWLockRet = eVideoCloseEvent(&DecHWLockEvent, sizeof(VAL_EVENT_T));
  2330. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2331. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2332. MODULE_MFV_LOGE("[VCODEC][ERROR] close dec hwlock event error\n");
  2333. }
  2334. eValHWLockRet = eVideoCloseEvent(&EncHWLockEvent, sizeof(VAL_EVENT_T));
  2335. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2336. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2337. MODULE_MFV_LOGE("[VCODEC][ERROR] close enc hwlock event error\n");
  2338. }
  2339. /* MT6589_IsrEvent part */
  2340. eValHWLockRet = eVideoCloseEvent(&DecIsrEvent, sizeof(VAL_EVENT_T));
  2341. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2342. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2343. MODULE_MFV_LOGE("[VCODEC][ERROR] close dec isr event error\n");
  2344. }
  2345. eValHWLockRet = eVideoCloseEvent(&EncIsrEvent, sizeof(VAL_EVENT_T));
  2346. if (VAL_RESULT_NO_ERROR != eValHWLockRet) {
  2347. /* Add one line comment for avoid kernel coding style, WARNING:BRACES: */
  2348. MODULE_MFV_LOGE("[VCODEC][ERROR] close enc isr event error\n");
  2349. }
  2350. #ifdef CONFIG_MTK_HIBERNATION
  2351. unregister_swsusp_restore_noirq_func(ID_M_VCODEC);
  2352. #endif
  2353. platform_driver_unregister(&vcodec_driver);
  2354. }
  2355. module_init(vcodec_driver_init);
  2356. module_exit(vcodec_driver_exit);
  2357. MODULE_AUTHOR("Legis, Lu <legis.lu@mediatek.com>");
  2358. MODULE_DESCRIPTION("Denali-1 Vcodec Driver");
  2359. MODULE_LICENSE("GPL");