mlt8735_f6h.dts 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /dts-v1/;
  2. #include "mt6735.dtsi"
  3. #include "cust.dtsi"
  4. #include "cust_eint.dtsi"
  5. #include "mlt8735_f6h_bat_setting.dtsi"
  6. / {
  7. memory@40000000 {
  8. device_type = "memory";
  9. reg = <0 0x40000000 0 0x1F000000>;
  10. };
  11. led0:led@0 {
  12. compatible = "mediatek,red";
  13. led_mode = <0>;
  14. data = <1>;
  15. pwm_config = <0 0 0 0 0>;
  16. };
  17. led1:led@1 {
  18. compatible = "mediatek,green";
  19. led_mode = <0>;
  20. data = <1>;
  21. pwm_config = <0 0 0 0 0>;
  22. };
  23. led2:led@2 {
  24. compatible = "mediatek,blue";
  25. led_mode = <0>;
  26. data = <1>;
  27. pwm_config = <0 0 0 0 0>;
  28. };
  29. led3:led@3 {
  30. compatible = "mediatek,jogball-backlight";
  31. led_mode = <0>;
  32. data = <1>;
  33. pwm_config = <0 0 0 0 0>;
  34. };
  35. led4:led@4 {
  36. compatible = "mediatek,keyboard-backlight";
  37. led_mode = <0>;
  38. data = <1>;
  39. pwm_config = <0 0 0 0 0>;
  40. };
  41. led5:led@5 {
  42. compatible = "mediatek,button-backlight";
  43. led_mode = <0>;
  44. data = <1>;
  45. pwm_config = <0 0 0 0 0>;
  46. };
  47. led6:led@6 {
  48. compatible = "mediatek,lcd-backlight";
  49. led_mode = <5>;
  50. data = <1>;
  51. pwm_config = <0 0 0 0 0>;
  52. };
  53. vibrator0:vibrator@0 {
  54. compatible = "mediatek,vibrator";
  55. vib_timer = <25>;
  56. vib_limit = <9>;
  57. vib_vol= <5>;
  58. };
  59. cust_accel@0 {
  60. compatible = "mediatek,bma222e_new";
  61. i2c_num = <2>;
  62. i2c_addr = <0x18 0 0 0>;
  63. direction = <0>;
  64. power_id = <0xffff>;
  65. power_vol = <0>;
  66. firlen = <16>;
  67. is_batch_supported = <0>;
  68. };
  69. cust_alsps@0 {
  70. compatible = "mediatek,epl2182";
  71. i2c_num = <2>;
  72. i2c_addr = <0x72 0x48 0x78 0x00>;
  73. polling_mode_ps = <0>;
  74. polling_mode_als = <1>;
  75. power_id = <0xffff>;
  76. power_vol = <0>;
  77. als_level = <0 1 1 7 15 15 100 1000 2000 3000 6000 10000 14000 18000 20000>;
  78. als_value = <40 40 90 90 160 160 225 320 640 1280 1280 2600 2600 2600 10240 10240>;
  79. ps_threshold_high = <900>;
  80. ps_threshold_low = <600>;
  81. is_batch_supported_ps = <0>;
  82. is_batch_supported_als = <0>;
  83. };
  84. };
  85. &mtkfb {
  86. reg = <0x7e000000 0x1000000>;
  87. };
  88. &accdet {
  89. accdet-mic-vol = <7>;
  90. headset-mode-setting = <0x500 0x200 1 0x1F0 0x800 0x800 0x20>;
  91. accdet-plugout-debounce = <20>;
  92. /*1:ACC mode, 2:low cost without in bias, 6:low cost with in bias*/
  93. accdet-mic-mode = <1>;
  94. /*0--MD_MAX--UP_MAX--DW_MAX*/
  95. headset-three-key-threshold = <0 80 220 500>;
  96. /*0--MD_MAX--VOICE_MAX--UP_MAX--DW_MAX*/
  97. headset-four-key-threshold = <0 58 121 192 450>;
  98. /* ACCDET GPIO standardization ACC mode use */
  99. pinctrl-names = "default", "state_eint_as_int";
  100. pinctrl-0 = <&accdet_pins_default>;
  101. pinctrl-1 = <&accdet_pins_eint_as_int>;
  102. status = "okay";
  103. };
  104. &pio {
  105. accdet_pins_default: eint6default {
  106. };
  107. accdet_pins_eint_as_int: eint@6 {
  108. pins_cmd_dat {
  109. pins = <PINMUX_GPIO6__FUNC_GPIO6>;
  110. slew-rate = <0>;
  111. bias-disable;
  112. };
  113. };
  114. };
  115. &touch {
  116. tpd-resolution = <768 1024>;
  117. use-tpd-button = <0>;
  118. tpd-key-num = <3>;
  119. tpd-key-local= <139 172 158 0>;
  120. tpd-key-dim-local = <90 883 100 40 230 883 100 40 370 883 100 40 0 0 0 0>;
  121. tpd-max-touch-num = <5>;
  122. tpd-filter-enable = <1>;
  123. tpd-filter-pixel-density = <124>;
  124. tpd-filter-custom-prameters = <0 0 0 0 0 0 0 0 0 0 0 0>;
  125. tpd-filter-custom-speed = <0 0 0>;
  126. pinctrl-names = "default", "state_eint_as_int", "state_eint_output0", "state_eint_output1",
  127. "state_rst_output0", "state_rst_output1";
  128. pinctrl-0 = <&CTP_pins_default>;
  129. pinctrl-1 = <&CTP_pins_eint_as_int>;
  130. pinctrl-2 = <&CTP_pins_eint_output0>;
  131. pinctrl-3 = <&CTP_pins_eint_output1>;
  132. pinctrl-4 = <&CTP_pins_rst_output0>;
  133. pinctrl-5 = <&CTP_pins_rst_output1>;
  134. status = "okay";
  135. };
  136. &pio {
  137. alsps_intpin_cfg: alspspincfg {
  138. pins_cmd_dat {
  139. pins = <PINMUX_GPIO65__FUNC_GPIO65>;
  140. slew-rate = <0>;
  141. bias-pull-up = <00>;
  142. };
  143. };
  144. alsps_intpin_default: alspsdefaultcfg {
  145. };
  146. CTP_pins_default: eint0default {
  147. };
  148. CTP_pins_eint_as_int: eint@0 {
  149. pins_cmd_dat {
  150. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  151. slew-rate = <0>;
  152. bias-disable;
  153. };
  154. };
  155. CTP_pins_eint_output0: eintoutput0 {
  156. pins_cmd_dat {
  157. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  158. slew-rate = <1>;
  159. output-low;
  160. };
  161. };
  162. CTP_pins_eint_output1: eintoutput1 {
  163. pins_cmd_dat {
  164. pins = <PINMUX_GPIO10__FUNC_GPIO10>;
  165. slew-rate = <1>;
  166. output-high;
  167. };
  168. };
  169. CTP_pins_rst_output0: rstoutput0 {
  170. pins_cmd_dat {
  171. pins = <PINMUX_GPIO62__FUNC_GPIO62>;
  172. slew-rate = <1>;
  173. output-low;
  174. };
  175. };
  176. CTP_pins_rst_output1: rstoutput1 {
  177. pins_cmd_dat {
  178. pins = <PINMUX_GPIO62__FUNC_GPIO62>;
  179. slew-rate = <1>;
  180. output-high;
  181. };
  182. };
  183. };
  184. &alsps {
  185. pinctrl-names = "pin_default", "pin_cfg";
  186. pinctrl-0 = <&alsps_intpin_default>;
  187. pinctrl-1 = <&alsps_intpin_cfg>;
  188. status = "okay";
  189. };
  190. /* TOUCH end */
  191. /* AUDIO GPIO standardization */
  192. &audgpio {
  193. pinctrl-names = "default", "audpmicclk-mode0", "audpmicclk-mode1", "audi2s1-mode0", "audi2s1-mode1", "extamp-pullhigh", "extamp-pulllow", "extamp2-pullhigh", "extamp2-pulllow", "rcvspk-pullhigh", "rcvspk-pulllow";
  194. pinctrl-0 = <&aud_pins_default>;
  195. pinctrl-1 = <&aud_pins_pmicclk_mode0>;
  196. pinctrl-2 = <&aud_pins_pmicclk_mode1>;
  197. pinctrl-3 = <&aud_pins_i2s1_mode0>;
  198. pinctrl-4 = <&aud_pins_i2s1_mode1>;
  199. pinctrl-5 = <&aud_pins_extamp_high>;
  200. pinctrl-6 = <&aud_pins_extamp_low>;
  201. pinctrl-7 = <&aud_pins_extamp2_high>;
  202. pinctrl-8 = <&aud_pins_extamp2_low>;
  203. pinctrl-9 = <&aud_pins_rcvspk_high>;
  204. pinctrl-10 = <&aud_pins_rcvspk_low>;
  205. status = "okay";
  206. };
  207. &pio {
  208. aud_pins_default: audiodefault {
  209. };
  210. aud_pins_pmicclk_mode0: pmicclkmode0 {
  211. pins_cmd0_dat {
  212. pins = <PINMUX_GPIO143__FUNC_GPIO143>;
  213. };
  214. pins_cmd1_dat {
  215. pins = <PINMUX_GPIO144__FUNC_GPIO144>;
  216. };
  217. pins_cmd2_dat {
  218. pins = <PINMUX_GPIO145__FUNC_GPIO145>;
  219. };
  220. };
  221. aud_pins_pmicclk_mode1: pmicclkmode1 {
  222. pins_cmd0_dat {
  223. pins = <PINMUX_GPIO143__FUNC_AUD_CLK_MOSI>;
  224. };
  225. pins_cmd1_dat {
  226. pins = <PINMUX_GPIO144__FUNC_AUD_DAT_MISO>;
  227. };
  228. pins_cmd2_dat {
  229. pins = <PINMUX_GPIO145__FUNC_AUD_DAT_MOSI>;
  230. };
  231. };
  232. aud_pins_i2s1_mode0: audi2s1mode0 {
  233. pins_cmd0_dat {
  234. pins = <PINMUX_GPIO78__FUNC_GPIO78>;
  235. };
  236. pins_cmd1_dat {
  237. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  238. };
  239. pins_cmd2_dat {
  240. pins = <PINMUX_GPIO80__FUNC_GPIO80>;
  241. };
  242. };
  243. aud_pins_i2s1_mode1: audi2s1mode1 {
  244. pins_cmd0_dat {
  245. pins = <PINMUX_GPIO78__FUNC_I2S0_DI>;
  246. };
  247. pins_cmd1_dat {
  248. pins = <PINMUX_GPIO79__FUNC_I2S0_LRCK>;
  249. };
  250. pins_cmd2_dat {
  251. pins = <PINMUX_GPIO80__FUNC_I2S0_BCK>;
  252. };
  253. };
  254. aud_pins_extamp_high: audexamphigh {
  255. pins_cmd_dat {
  256. pins = <PINMUX_GPIO129__FUNC_GPIO129>;
  257. slew-rate = <1>;
  258. output-high;
  259. };
  260. };
  261. aud_pins_extamp_low: audexamplow {
  262. pins_cmd_dat {
  263. pins = <PINMUX_GPIO129__FUNC_GPIO129>;
  264. slew-rate = <1>;
  265. output-low;
  266. };
  267. };
  268. aud_pins_extamp2_high: audexam2phigh {
  269. pins_cmd_dat {
  270. pins = <PINMUX_GPIO128__FUNC_GPIO128>;
  271. slew-rate = <1>;
  272. output-high;
  273. };
  274. };
  275. aud_pins_extamp2_low: audexamp2low {
  276. pins_cmd_dat {
  277. pins = <PINMUX_GPIO128__FUNC_GPIO128>;
  278. slew-rate = <1>;
  279. output-low;
  280. };
  281. };
  282. aud_pins_rcvspk_high: audrcvspkhigh {
  283. pins_cmd_dat {
  284. pins = <PINMUX_GPIO120__FUNC_GPIO120>;
  285. slew-rate = <1>;
  286. output-low; /*set low for receiver out*/
  287. };
  288. };
  289. aud_pins_rcvspk_low: audrcvspklow {
  290. pins_cmd_dat {
  291. pins = <PINMUX_GPIO120__FUNC_GPIO120>;
  292. slew-rate = <1>;
  293. output-high; /*set high for speaker out*/
  294. };
  295. };
  296. };
  297. /* AUDIO end */
  298. /* CAMERA GPIO begin */
  299. &pio {
  300. camera_pins_cam0_rst0: cam0@0 {
  301. pins_cmd_dat {
  302. pins = <PINMUX_GPIO44__FUNC_GPIO44>;/*GPIO_CAMERA_CMRST_PIN*/
  303. slew-rate = <1>; /*direction 0:in, 1:out*/
  304. output-low;/*direction out used only. output_low or high*/
  305. };
  306. };
  307. camera_pins_cam0_rst1: cam0@1 {
  308. pins_cmd_dat {
  309. pins = <PINMUX_GPIO44__FUNC_GPIO44>;/*GPIO_CAMERA_CMRST_PIN*/
  310. slew-rate = <1>;
  311. output-high;
  312. };
  313. };
  314. camera_pins_cam0_pnd0: cam0@2 {
  315. pins_cmd_dat {
  316. pins = <PINMUX_GPIO7__FUNC_GPIO7>;/*GPIO_CAMERA_CMPDN_PIN*/
  317. slew-rate = <1>;
  318. output-low;
  319. };
  320. };
  321. camera_pins_cam0_pnd1: cam0@3 {
  322. pins_cmd_dat {
  323. pins = <PINMUX_GPIO7__FUNC_GPIO7>;/*GPIO_CAMERA_CMPDN_PIN*/
  324. slew-rate = <1>;
  325. output-high;
  326. };
  327. };
  328. camera_pins_cam1_rst0: cam1@0 {
  329. pins_cmd_dat {
  330. pins = <PINMUX_GPIO11__FUNC_GPIO11>;/*GPIO_CAMERA_CMRST1_PIN*/
  331. slew-rate = <1>; /*direction 0:in, 1:out*/
  332. output-low;/*direction out used only. output_low or high*/
  333. };
  334. };
  335. camera_pins_cam1_rst1: cam1@1 {
  336. pins_cmd_dat {
  337. pins = <PINMUX_GPIO11__FUNC_GPIO11>;/*GPIO_CAMERA_CMRST1_PIN*/
  338. slew-rate = <1>;
  339. output-high;
  340. };
  341. };
  342. camera_pins_cam1_pnd0: cam1@2 {
  343. pins_cmd_dat {
  344. pins = <PINMUX_GPIO12__FUNC_GPIO12>;/*GPIO_CAMERA_CMPDN1_PIN*/
  345. slew-rate = <1>;
  346. output-low;
  347. };
  348. };
  349. camera_pins_cam1_pnd1: cam1@3 {
  350. pins_cmd_dat {
  351. pins = <PINMUX_GPIO12__FUNC_GPIO12>;/*GPIO_CAMERA_CMPDN1_PIN*/
  352. slew-rate = <1>;
  353. output-high;
  354. };
  355. };
  356. camera_pins_default: camdefault {
  357. };
  358. };
  359. &kd_camera_hw1 {
  360. pinctrl-names = "cam_default", "cam0_rst0", "cam0_rst1", "cam0_pnd0", "cam0_pnd1",
  361. "cam1_rst0", "cam1_rst1", "cam1_pnd0", "cam1_pnd1";
  362. pinctrl-0 = <&camera_pins_default>;
  363. pinctrl-1 = <&camera_pins_cam0_rst0>;
  364. pinctrl-2 = <&camera_pins_cam0_rst1>;
  365. pinctrl-3 = <&camera_pins_cam0_pnd0>;
  366. pinctrl-4 = <&camera_pins_cam0_pnd1>;
  367. pinctrl-5 = <&camera_pins_cam1_rst0>;
  368. pinctrl-6 = <&camera_pins_cam1_rst1>;
  369. pinctrl-7 = <&camera_pins_cam1_pnd0>;
  370. pinctrl-8 = <&camera_pins_cam1_pnd1>;
  371. status = "okay";
  372. };
  373. /* CAMERA GPIO end */
  374. /* LCM GPIO set */
  375. &dispsys {
  376. lcm_power_gpio = <&pio 1 0>;
  377. lcm_bl_gpio = <&pio 3 0>;
  378. };
  379. /* LCM end */
  380. /* CONSYS GPIO standardization */
  381. &pio {
  382. consys_pins_default: default {
  383. };
  384. gpslna_pins_init: gpslna@0 {
  385. pins_cmd_dat {
  386. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  387. slew-rate = <0>;
  388. bias-disable;
  389. output-low;
  390. };
  391. };
  392. gpslna_pins_oh: gpslna@1 {
  393. pins_cmd_dat {
  394. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  395. slew-rate = <1>;
  396. output-high;
  397. };
  398. };
  399. gpslna_pins_ol: gpslna@2 {
  400. pins_cmd_dat {
  401. pins = <PINMUX_GPIO79__FUNC_GPIO79>;
  402. slew-rate = <1>;
  403. output-low;
  404. };
  405. };
  406. };
  407. &consys {
  408. pinctrl-names = "default", "gps_lna_state_init", "gps_lna_state_oh", "gps_lna_state_ol";
  409. pinctrl-0 = <&consys_pins_default>;
  410. pinctrl-1 = <&gpslna_pins_init>;
  411. pinctrl-2 = <&gpslna_pins_oh>;
  412. pinctrl-3 = <&gpslna_pins_ol>;
  413. status = "okay";
  414. };
  415. /* CONSYS end */
  416. /* mmc start */
  417. &mmc0 {
  418. clk_src = /bits/ 8 <MSDC50_CLKSRC_400MHZ>;
  419. bus-width = <8>;
  420. max-frequency = <200000000>;
  421. cap-mmc-highspeed;
  422. msdc-sys-suspend;
  423. mmc-ddr-1_8v;
  424. mmc-hs200-1_8v;
  425. mmc-hs400-1_8v;
  426. non-removable;
  427. pinctl = <&mmc0_pins_default>;
  428. register_setting = <&mmc0_register_setting_default>;
  429. host_function = /bits/ 8 <MSDC_EMMC>;
  430. bootable;
  431. status = "okay";
  432. };
  433. &mmc1 {
  434. clk_src = /bits/ 8 <MSDC30_CLKSRC_200MHZ>;
  435. bus-width = <4>;
  436. max-frequency = <200000000>;
  437. msdc-sys-suspend;
  438. cap-sd-highspeed;
  439. sd-uhs-sdr12;
  440. sd-uhs-sdr25;
  441. sd-uhs-sdr50;
  442. sd-uhs-sdr104;
  443. sd-uhs-ddr50;
  444. pinctl = <&mmc1_pins_default>;
  445. pinctl_sdr104 = <&mmc1_pins_sdr104>;
  446. pinctl_sdr50 = <&mmc1_pins_sdr50>;
  447. pinctl_ddr50 = <&mmc1_pins_ddr50>;
  448. register_setting = <&mmc1_register_setting_default>;
  449. host_function = /bits/ 8 <MSDC_SD>;
  450. cd_level = /bits/ 8 <MSDC_CD_LOW>;
  451. cd-gpios = <&pio 5 0>;
  452. status = "okay";
  453. };
  454. &pio {
  455. mmc0_pins_default: mmc0@default {
  456. pins_cmd {
  457. drive-strength = /bits/ 8 <2>;
  458. };
  459. pins_dat {
  460. drive-strength = /bits/ 8 <2>;
  461. };
  462. pins_clk {
  463. drive-strength = /bits/ 8 <2>;
  464. };
  465. pins_rst {
  466. drive-strength = /bits/ 8 <2>;
  467. };
  468. pins_ds {
  469. drive-strength = /bits/ 8 <2>;
  470. };
  471. };
  472. mmc0_register_setting_default: mmc0@register_default {
  473. dat0rddly = /bits/ 8 <0>;
  474. dat1rddly = /bits/ 8 <0>;
  475. dat2rddly = /bits/ 8 <0>;
  476. dat3rddly = /bits/ 8 <0>;
  477. dat4rddly = /bits/ 8 <0>;
  478. dat5rddly = /bits/ 8 <0>;
  479. dat6rddly = /bits/ 8 <0>;
  480. dat7rddly = /bits/ 8 <0>;
  481. datwrddly = /bits/ 8 <0>;
  482. cmdrrddly = /bits/ 8 <0>;
  483. cmdrddly = /bits/ 8 <0>;
  484. cmd_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  485. rdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  486. wdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  487. ett-hs200-cells = <12>;
  488. ett-hs200-default = <OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_INT_DAT_LATCH_CK_SEL 0x0
  489. OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_CKGEN_MSDC_DLY_SEL 0x0
  490. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_CMD_RSP_TA_CNTR 0x1
  491. OFFSET_MSDC_IOCON MSDC_IOCON_RSPL 0x0
  492. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRDLY 0x7
  493. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRRDLY 0xb
  494. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_WRDAT_CRCS_TA_CNTR 0x1
  495. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_DATWRDLY 0xb
  496. OFFSET_MSDC_IOCON MSDC_IOCON_W_D0SPL 0x0
  497. OFFSET_MSDC_DAT_RDDLY0 MSDC_DAT_RDDLY0_D0 0x7
  498. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_DATRRDLY 0x9
  499. OFFSET_MSDC_IOCON MSDC_IOCON_R_D_SMPL 0x0>;
  500. ett-hs400-cells = <8>;
  501. ett-hs400-default = <OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_INT_DAT_LATCH_CK_SEL 0x0
  502. OFFSET_MSDC_PATCH_BIT0 MSDC_PB0_CKGEN_MSDC_DLY_SEL 0x0
  503. OFFSET_EMMC50_PAD_DS_TUNE MSDC_EMMC50_PAD_DS_TUNE_DLY1 0x2
  504. OFFSET_EMMC50_PAD_DS_TUNE MSDC_EMMC50_PAD_DS_TUNE_DLY3 0x10
  505. OFFSET_MSDC_PATCH_BIT1 MSDC_PB1_CMD_RSP_TA_CNTR 0x1
  506. OFFSET_MSDC_IOCON MSDC_IOCON_RSPL 0x0
  507. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRDLY 0x6
  508. OFFSET_MSDC_PAD_TUNE0 MSDC_PAD_TUNE0_CMDRRDLY 0x6>;
  509. };
  510. mmc1_pins_default: mmc1@default {
  511. pins_cmd {
  512. drive-strength = /bits/ 8 <3>;
  513. };
  514. pins_dat {
  515. drive-strength = /bits/ 8 <3>;
  516. };
  517. pins_clk {
  518. drive-strength = /bits/ 8 <3>;
  519. };
  520. };
  521. mmc1_pins_sdr104: mmc1@sdr104 {
  522. pins_cmd {
  523. drive-strength = /bits/ 8 <2>;
  524. };
  525. pins_dat {
  526. drive-strength = /bits/ 8 <2>;
  527. };
  528. pins_clk {
  529. drive-strength = /bits/ 8 <3>;
  530. };
  531. };
  532. mmc1_pins_sdr50: mmc1@sdr50 {
  533. pins_cmd {
  534. drive-strength = /bits/ 8 <2>;
  535. };
  536. pins_dat {
  537. drive-strength = /bits/ 8 <2>;
  538. };
  539. pins_clk {
  540. drive-strength = /bits/ 8 <3>;
  541. };
  542. };
  543. mmc1_pins_ddr50: mmc1@ddr50 {
  544. pins_cmd {
  545. drive-strength = /bits/ 8 <2>;
  546. };
  547. pins_dat {
  548. drive-strength = /bits/ 8 <2>;
  549. };
  550. pins_clk {
  551. drive-strength = /bits/ 8 <3>;
  552. };
  553. };
  554. mmc1_register_setting_default: mmc1@register_default {
  555. dat0rddly = /bits/ 8 <0>;
  556. dat1rddly = /bits/ 8 <0>;
  557. dat2rddly = /bits/ 8 <0>;
  558. dat3rddly = /bits/ 8 <0>;
  559. datwrddly = /bits/ 8 <0>;
  560. cmdrrddly = /bits/ 8 <0>;
  561. cmdrddly = /bits/ 8 <0>;
  562. cmd_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  563. rdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  564. wdata_edge = /bits/ 8 <MSDC_SMPL_FALLING>;
  565. };
  566. };
  567. /* mmc end */
  568. /* USB GPIO Kernal Standardization start */
  569. &pio {
  570. usb_default: usb_default {
  571. };
  572. gpio0_mode1_iddig: iddig_irq_init {
  573. pins_cmd_dat {
  574. pins = <PINMUX_GPIO0__FUNC_IDDIG>;
  575. slew-rate = <0>;
  576. bias-pull-up = <00>;
  577. };
  578. };
  579. gpio83_mode2_drvvbus: drvvbus_init {
  580. pins_cmd_dat {
  581. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  582. slew-rate = <1>;
  583. bias-pull-up = <00>;
  584. };
  585. };
  586. gpio83_mode2_drvvbus_low: drvvbus_low {
  587. pins_cmd_dat {
  588. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  589. slew-rate = <1>;
  590. output-low;
  591. };
  592. };
  593. gpio83_mode2_drvvbus_high: drvvbus_high {
  594. pins_cmd_dat {
  595. pins = <PINMUX_GPIO83__FUNC_USB_DRVVBUS>;
  596. slew-rate = <1>;
  597. output-high;
  598. };
  599. };
  600. };
  601. &usb0 {
  602. pinctrl-names = "usb_default", "iddig_irq_init", "drvvbus_init", "drvvbus_low", "drvvbus_high";
  603. pinctrl-0 = <&usb_default>;
  604. pinctrl-1 = <&gpio0_mode1_iddig>;
  605. pinctrl-2 = <&gpio83_mode2_drvvbus>;
  606. pinctrl-3 = <&gpio83_mode2_drvvbus_low>;
  607. pinctrl-4 = <&gpio83_mode2_drvvbus_high>;
  608. status = "okay";
  609. };
  610. /* USB GPIO Kernal Standardization end */
  611. /* i2c start */
  612. &i2c3 {
  613. bq24296@6b {
  614. status = "okay";
  615. compatible = "bq24296";
  616. reg = <0x6b>;
  617. };
  618. ts3a225e@3b {
  619. compatible = "mediatek,ts3a225e";
  620. reg = <0x3b>;
  621. status = "okay";
  622. };
  623. };
  624. /* i2c end */