mt6311.h 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710
  1. /*****************************************************************************
  2. *
  3. * Filename:
  4. * ---------
  5. * mt6311.h
  6. *
  7. * Project:
  8. * --------
  9. * Android
  10. *
  11. * Description:
  12. * ------------
  13. * mt6311 header file
  14. *
  15. * Author:
  16. * -------
  17. *
  18. ****************************************************************************/
  19. #ifndef _mt6311_SW_H_
  20. #define _mt6311_SW_H_
  21. #define PMIC6311_E1_CID_CODE 0x0110
  22. #define PMIC6311_E2_CID_CODE 0x0120
  23. #define PMIC6311_E3_CID_CODE 0x0130
  24. /* Basic */
  25. extern void mt6311_dump_register(void);
  26. extern unsigned int mt6311_read_interface(unsigned char RegNum,
  27. unsigned char *val,
  28. unsigned char MASK,
  29. unsigned char SHIFT);
  30. extern unsigned int mt6311_config_interface(unsigned char RegNum,
  31. unsigned char val,
  32. unsigned char MASK,
  33. unsigned char SHIFT);
  34. /*---------------------- AUTO GEN ---------------------------*/
  35. /* Define */
  36. #define PMIC_REG_BASE (0x00000000)
  37. #define MT6311_CID ((unsigned int)(PMIC_REG_BASE+0x00))
  38. #define MT6311_SWCID ((unsigned int)(PMIC_REG_BASE+0x01))
  39. #define MT6311_HWCID ((unsigned int)(PMIC_REG_BASE+0x02))
  40. #define MT6311_GPIO_CFG ((unsigned int)(PMIC_REG_BASE+0x03))
  41. #define MT6311_GPIO_MODE ((unsigned int)(PMIC_REG_BASE+0x04))
  42. #define MT6311_TEST_OUT ((unsigned int)(PMIC_REG_BASE+0x05))
  43. #define MT6311_TEST_CON0 ((unsigned int)(PMIC_REG_BASE+0x06))
  44. #define MT6311_TEST_CON1 ((unsigned int)(PMIC_REG_BASE+0x07))
  45. #define MT6311_TEST_CON2 ((unsigned int)(PMIC_REG_BASE+0x08))
  46. #define MT6311_TEST_CON3 ((unsigned int)(PMIC_REG_BASE+0x09))
  47. #define MT6311_TOP_CON ((unsigned int)(PMIC_REG_BASE+0x0A))
  48. #define MT6311_TOP_CKTST_CON ((unsigned int)(PMIC_REG_BASE+0x0B))
  49. #define MT6311_TOP_CKPDN_CON1 ((unsigned int)(PMIC_REG_BASE+0x0C))
  50. #define MT6311_TOP_CKPDN_CON1_SET ((unsigned int)(PMIC_REG_BASE+0x0D))
  51. #define MT6311_TOP_CKPDN_CON1_CLR ((unsigned int)(PMIC_REG_BASE+0x0E))
  52. #define MT6311_TOP_CKPDN_CON2 ((unsigned int)(PMIC_REG_BASE+0x0F))
  53. #define MT6311_TOP_CKPDN_CON2_SET ((unsigned int)(PMIC_REG_BASE+0x10))
  54. #define MT6311_TOP_CKPDN_CON2_CLR ((unsigned int)(PMIC_REG_BASE+0x11))
  55. #define MT6311_TOP_CKHWEN_CON ((unsigned int)(PMIC_REG_BASE+0x12))
  56. #define MT6311_TOP_CKHWEN_CON_SET ((unsigned int)(PMIC_REG_BASE+0x13))
  57. #define MT6311_TOP_CKHWEN_CON_CLR ((unsigned int)(PMIC_REG_BASE+0x14))
  58. #define MT6311_TOP_RST_CON ((unsigned int)(PMIC_REG_BASE+0x15))
  59. #define MT6311_TOP_RST_CON_SET ((unsigned int)(PMIC_REG_BASE+0x16))
  60. #define MT6311_TOP_RST_CON_CLR ((unsigned int)(PMIC_REG_BASE+0x17))
  61. #define MT6311_TOP_INT_CON ((unsigned int)(PMIC_REG_BASE+0x18))
  62. #define MT6311_TOP_INT_MON ((unsigned int)(PMIC_REG_BASE+0x19))
  63. #define MT6311_STRUP_CON0 ((unsigned int)(PMIC_REG_BASE+0x1A))
  64. #define MT6311_STRUP_CON1 ((unsigned int)(PMIC_REG_BASE+0x1B))
  65. #define MT6311_STRUP_CON2 ((unsigned int)(PMIC_REG_BASE+0x1C))
  66. #define MT6311_STRUP_CON3 ((unsigned int)(PMIC_REG_BASE+0x1D))
  67. #define MT6311_STRUP_CON4 ((unsigned int)(PMIC_REG_BASE+0x1E))
  68. #define MT6311_STRUP_CON5 ((unsigned int)(PMIC_REG_BASE+0x1F))
  69. #define MT6311_STRUP_CON6 ((unsigned int)(PMIC_REG_BASE+0x20))
  70. #define MT6311_STRUP_CON7 ((unsigned int)(PMIC_REG_BASE+0x21))
  71. #define MT6311_STRUP_CON8 ((unsigned int)(PMIC_REG_BASE+0x22))
  72. #define MT6311_STRUP_CON9 ((unsigned int)(PMIC_REG_BASE+0x23))
  73. #define MT6311_STRUP_CON10 ((unsigned int)(PMIC_REG_BASE+0x24))
  74. #define MT6311_STRUP_CON11 ((unsigned int)(PMIC_REG_BASE+0x25))
  75. #define MT6311_STRUP_CON12 ((unsigned int)(PMIC_REG_BASE+0x26))
  76. #define MT6311_STRUP_CON13 ((unsigned int)(PMIC_REG_BASE+0x27))
  77. #define MT6311_STRUP_CON14 ((unsigned int)(PMIC_REG_BASE+0x28))
  78. #define MT6311_TOP_CLK_TRIM0 ((unsigned int)(PMIC_REG_BASE+0x29))
  79. #define MT6311_TOP_CLK_TRIM1 ((unsigned int)(PMIC_REG_BASE+0x2A))
  80. #define MT6311_EFUSE_CON0 ((unsigned int)(PMIC_REG_BASE+0x2B))
  81. #define MT6311_EFUSE_CON1 ((unsigned int)(PMIC_REG_BASE+0x2C))
  82. #define MT6311_EFUSE_CON2 ((unsigned int)(PMIC_REG_BASE+0x2D))
  83. #define MT6311_EFUSE_CON3 ((unsigned int)(PMIC_REG_BASE+0x2E))
  84. #define MT6311_EFUSE_CON4 ((unsigned int)(PMIC_REG_BASE+0x2F))
  85. #define MT6311_EFUSE_CON5 ((unsigned int)(PMIC_REG_BASE+0x30))
  86. #define MT6311_EFUSE_CON6 ((unsigned int)(PMIC_REG_BASE+0x31))
  87. #define MT6311_EFUSE_CON7 ((unsigned int)(PMIC_REG_BASE+0x32))
  88. #define MT6311_EFUSE_CON8 ((unsigned int)(PMIC_REG_BASE+0x33))
  89. #define MT6311_EFUSE_CON9 ((unsigned int)(PMIC_REG_BASE+0x34))
  90. #define MT6311_EFUSE_CON10 ((unsigned int)(PMIC_REG_BASE+0x35))
  91. #define MT6311_EFUSE_CON11 ((unsigned int)(PMIC_REG_BASE+0x36))
  92. #define MT6311_EFUSE_CON12 ((unsigned int)(PMIC_REG_BASE+0x37))
  93. #define MT6311_EFUSE_CON13 ((unsigned int)(PMIC_REG_BASE+0x38))
  94. #define MT6311_EFUSE_DOUT_0_7 ((unsigned int)(PMIC_REG_BASE+0x39))
  95. #define MT6311_EFUSE_DOUT_8_15 ((unsigned int)(PMIC_REG_BASE+0x3A))
  96. #define MT6311_EFUSE_DOUT_16_23 ((unsigned int)(PMIC_REG_BASE+0x3B))
  97. #define MT6311_EFUSE_DOUT_24_31 ((unsigned int)(PMIC_REG_BASE+0x3C))
  98. #define MT6311_EFUSE_DOUT_32_39 ((unsigned int)(PMIC_REG_BASE+0x3D))
  99. #define MT6311_EFUSE_DOUT_40_47 ((unsigned int)(PMIC_REG_BASE+0x3E))
  100. #define MT6311_EFUSE_DOUT_48_55 ((unsigned int)(PMIC_REG_BASE+0x3F))
  101. #define MT6311_EFUSE_DOUT_56_63 ((unsigned int)(PMIC_REG_BASE+0x40))
  102. #define MT6311_EFUSE_DOUT_64_71 ((unsigned int)(PMIC_REG_BASE+0x41))
  103. #define MT6311_EFUSE_DOUT_72_79 ((unsigned int)(PMIC_REG_BASE+0x42))
  104. #define MT6311_EFUSE_DOUT_80_87 ((unsigned int)(PMIC_REG_BASE+0x43))
  105. #define MT6311_EFUSE_DOUT_88_95 ((unsigned int)(PMIC_REG_BASE+0x44))
  106. #define MT6311_EFUSE_DOUT_96_103 ((unsigned int)(PMIC_REG_BASE+0x45))
  107. #define MT6311_EFUSE_DOUT_104_111 ((unsigned int)(PMIC_REG_BASE+0x46))
  108. #define MT6311_EFUSE_DOUT_112_119 ((unsigned int)(PMIC_REG_BASE+0x47))
  109. #define MT6311_EFUSE_DOUT_120_127 ((unsigned int)(PMIC_REG_BASE+0x48))
  110. #define MT6311_EFUSE_VAL_0_7 ((unsigned int)(PMIC_REG_BASE+0x49))
  111. #define MT6311_EFUSE_VAL_8_15 ((unsigned int)(PMIC_REG_BASE+0x4A))
  112. #define MT6311_EFUSE_VAL_16_23 ((unsigned int)(PMIC_REG_BASE+0x4B))
  113. #define MT6311_EFUSE_VAL_24_31 ((unsigned int)(PMIC_REG_BASE+0x4C))
  114. #define MT6311_EFUSE_VAL_32_39 ((unsigned int)(PMIC_REG_BASE+0x4D))
  115. #define MT6311_EFUSE_VAL_40_47 ((unsigned int)(PMIC_REG_BASE+0x4E))
  116. #define MT6311_EFUSE_VAL_48_55 ((unsigned int)(PMIC_REG_BASE+0x4F))
  117. #define MT6311_EFUSE_VAL_56_63 ((unsigned int)(PMIC_REG_BASE+0x50))
  118. #define MT6311_EFUSE_VAL_64_71 ((unsigned int)(PMIC_REG_BASE+0x51))
  119. #define MT6311_EFUSE_VAL_72_79 ((unsigned int)(PMIC_REG_BASE+0x52))
  120. #define MT6311_EFUSE_VAL_80_87 ((unsigned int)(PMIC_REG_BASE+0x53))
  121. #define MT6311_EFUSE_VAL_88_95 ((unsigned int)(PMIC_REG_BASE+0x54))
  122. #define MT6311_EFUSE_VAL_96_103 ((unsigned int)(PMIC_REG_BASE+0x55))
  123. #define MT6311_EFUSE_VAL_104_111 ((unsigned int)(PMIC_REG_BASE+0x56))
  124. #define MT6311_EFUSE_VAL_112_119 ((unsigned int)(PMIC_REG_BASE+0x57))
  125. #define MT6311_EFUSE_VAL_120_127 ((unsigned int)(PMIC_REG_BASE+0x58))
  126. #define MT6311_BUCK_ALL_CON0 ((unsigned int)(PMIC_REG_BASE+0x59))
  127. #define MT6311_BUCK_ALL_CON1 ((unsigned int)(PMIC_REG_BASE+0x5A))
  128. #define MT6311_BUCK_ALL_CON2 ((unsigned int)(PMIC_REG_BASE+0x5B))
  129. #define MT6311_BUCK_ALL_CON3 ((unsigned int)(PMIC_REG_BASE+0x5C))
  130. #define MT6311_BUCK_ALL_CON4 ((unsigned int)(PMIC_REG_BASE+0x5D))
  131. #define MT6311_BUCK_ALL_CON5 ((unsigned int)(PMIC_REG_BASE+0x5E))
  132. #define MT6311_BUCK_ALL_CON6 ((unsigned int)(PMIC_REG_BASE+0x5F))
  133. #define MT6311_BUCK_ALL_CON7 ((unsigned int)(PMIC_REG_BASE+0x60))
  134. #define MT6311_BUCK_ALL_CON8 ((unsigned int)(PMIC_REG_BASE+0x61))
  135. #define MT6311_BUCK_ALL_CON9 ((unsigned int)(PMIC_REG_BASE+0x62))
  136. #define MT6311_BUCK_ALL_CON10 ((unsigned int)(PMIC_REG_BASE+0x63))
  137. #define MT6311_BUCK_ALL_CON18 ((unsigned int)(PMIC_REG_BASE+0x64))
  138. #define MT6311_BUCK_ALL_CON19 ((unsigned int)(PMIC_REG_BASE+0x65))
  139. #define MT6311_BUCK_ALL_CON20 ((unsigned int)(PMIC_REG_BASE+0x66))
  140. #define MT6311_BUCK_ALL_CON21 ((unsigned int)(PMIC_REG_BASE+0x67))
  141. #define MT6311_BUCK_ALL_CON22 ((unsigned int)(PMIC_REG_BASE+0x68))
  142. #define MT6311_BUCK_ALL_CON23 ((unsigned int)(PMIC_REG_BASE+0x69))
  143. #define MT6311_BUCK_ALL_CON24 ((unsigned int)(PMIC_REG_BASE+0x6A))
  144. #define MT6311_ANA_RSV_CON0 ((unsigned int)(PMIC_REG_BASE+0x6B))
  145. #define MT6311_STRUP_ANA_CON0 ((unsigned int)(PMIC_REG_BASE+0x6C))
  146. #define MT6311_STRUP_ANA_CON1 ((unsigned int)(PMIC_REG_BASE+0x6D))
  147. #define MT6311_STRUP_ANA_CON2 ((unsigned int)(PMIC_REG_BASE+0x6E))
  148. #define MT6311_STRUP_ANA_CON3 ((unsigned int)(PMIC_REG_BASE+0x6F))
  149. #define MT6311_STRUP_ANA_CON4 ((unsigned int)(PMIC_REG_BASE+0x70))
  150. #define MT6311_STRUP_ANA_CON5 ((unsigned int)(PMIC_REG_BASE+0x71))
  151. #define MT6311_STRUP_ANA_CON6 ((unsigned int)(PMIC_REG_BASE+0x72))
  152. #define MT6311_STRUP_ANA_CON7 ((unsigned int)(PMIC_REG_BASE+0x73))
  153. #define MT6311_STRUP_ANA_CON8 ((unsigned int)(PMIC_REG_BASE+0x74))
  154. #define MT6311_STRUP_ANA_CON9 ((unsigned int)(PMIC_REG_BASE+0x75))
  155. #define MT6311_STRUP_ANA_CON10 ((unsigned int)(PMIC_REG_BASE+0x76))
  156. #define MT6311_STRUP_ANA_CON11 ((unsigned int)(PMIC_REG_BASE+0x77))
  157. #define MT6311_STRUP_ANA_CON12 ((unsigned int)(PMIC_REG_BASE+0x78))
  158. #define MT6311_VBIASN_ANA_CON0 ((unsigned int)(PMIC_REG_BASE+0x79))
  159. #define MT6311_VDVFS1_ANA_CON0 ((unsigned int)(PMIC_REG_BASE+0x7A))
  160. #define MT6311_VDVFS1_ANA_CON1 ((unsigned int)(PMIC_REG_BASE+0x7B))
  161. #define MT6311_VDVFS1_ANA_CON2 ((unsigned int)(PMIC_REG_BASE+0x7C))
  162. #define MT6311_VDVFS1_ANA_CON3 ((unsigned int)(PMIC_REG_BASE+0x7D))
  163. #define MT6311_VDVFS1_ANA_CON4 ((unsigned int)(PMIC_REG_BASE+0x7E))
  164. #define MT6311_VDVFS1_ANA_CON5 ((unsigned int)(PMIC_REG_BASE+0x7F))
  165. #define MT6311_VDVFS1_ANA_CON6 ((unsigned int)(PMIC_REG_BASE+0x80))
  166. #define MT6311_VDVFS1_ANA_CON7 ((unsigned int)(PMIC_REG_BASE+0x81))
  167. #define MT6311_VDVFS1_ANA_CON8 ((unsigned int)(PMIC_REG_BASE+0x82))
  168. #define MT6311_VDVFS1_ANA_CON9 ((unsigned int)(PMIC_REG_BASE+0x83))
  169. #define MT6311_VDVFS1_ANA_CON10 ((unsigned int)(PMIC_REG_BASE+0x84))
  170. #define MT6311_VDVFS1_ANA_CON11 ((unsigned int)(PMIC_REG_BASE+0x85))
  171. #define MT6311_VDVFS1_ANA_CON12 ((unsigned int)(PMIC_REG_BASE+0x86))
  172. #define MT6311_VDVFS11_CON0 ((unsigned int)(PMIC_REG_BASE+0x87))
  173. #define MT6311_VDVFS11_CON7 ((unsigned int)(PMIC_REG_BASE+0x88))
  174. #define MT6311_VDVFS11_CON8 ((unsigned int)(PMIC_REG_BASE+0x89))
  175. #define MT6311_VDVFS11_CON9 ((unsigned int)(PMIC_REG_BASE+0x8A))
  176. #define MT6311_VDVFS11_CON10 ((unsigned int)(PMIC_REG_BASE+0x8B))
  177. #define MT6311_VDVFS11_CON11 ((unsigned int)(PMIC_REG_BASE+0x8C))
  178. #define MT6311_VDVFS11_CON12 ((unsigned int)(PMIC_REG_BASE+0x8D))
  179. #define MT6311_VDVFS11_CON13 ((unsigned int)(PMIC_REG_BASE+0x8E))
  180. #define MT6311_VDVFS11_CON14 ((unsigned int)(PMIC_REG_BASE+0x8F))
  181. #define MT6311_VDVFS11_CON15 ((unsigned int)(PMIC_REG_BASE+0x90))
  182. #define MT6311_VDVFS11_CON16 ((unsigned int)(PMIC_REG_BASE+0x91))
  183. #define MT6311_VDVFS11_CON17 ((unsigned int)(PMIC_REG_BASE+0x92))
  184. #define MT6311_VDVFS11_CON18 ((unsigned int)(PMIC_REG_BASE+0x93))
  185. #define MT6311_VDVFS11_CON19 ((unsigned int)(PMIC_REG_BASE+0x94))
  186. #define MT6311_VDVFS12_CON0 ((unsigned int)(PMIC_REG_BASE+0x95))
  187. #define MT6311_VDVFS12_CON7 ((unsigned int)(PMIC_REG_BASE+0x96))
  188. #define MT6311_VDVFS12_CON8 ((unsigned int)(PMIC_REG_BASE+0x97))
  189. #define MT6311_VDVFS12_CON9 ((unsigned int)(PMIC_REG_BASE+0x98))
  190. #define MT6311_VDVFS12_CON10 ((unsigned int)(PMIC_REG_BASE+0x99))
  191. #define MT6311_VDVFS12_CON11 ((unsigned int)(PMIC_REG_BASE+0x9A))
  192. #define MT6311_VDVFS12_CON12 ((unsigned int)(PMIC_REG_BASE+0x9B))
  193. #define MT6311_VDVFS12_CON13 ((unsigned int)(PMIC_REG_BASE+0x9C))
  194. #define MT6311_VDVFS12_CON14 ((unsigned int)(PMIC_REG_BASE+0x9D))
  195. #define MT6311_VDVFS12_CON15 ((unsigned int)(PMIC_REG_BASE+0x9E))
  196. #define MT6311_VDVFS12_CON16 ((unsigned int)(PMIC_REG_BASE+0x9F))
  197. #define MT6311_VDVFS12_CON17 ((unsigned int)(PMIC_REG_BASE+0xA0))
  198. #define MT6311_VDVFS12_CON18 ((unsigned int)(PMIC_REG_BASE+0xA1))
  199. #define MT6311_VDVFS12_CON19 ((unsigned int)(PMIC_REG_BASE+0xA2))
  200. #define MT6311_BUCK_K_CON0 ((unsigned int)(PMIC_REG_BASE+0xA3))
  201. #define MT6311_BUCK_K_CON1 ((unsigned int)(PMIC_REG_BASE+0xA4))
  202. #define MT6311_BUCK_K_CON2 ((unsigned int)(PMIC_REG_BASE+0xA5))
  203. #define MT6311_BUCK_K_CON3 ((unsigned int)(PMIC_REG_BASE+0xA6))
  204. #define MT6311_BUCK_K_CON4 ((unsigned int)(PMIC_REG_BASE+0xA7))
  205. #define MT6311_BUCK_K_CON5 ((unsigned int)(PMIC_REG_BASE+0xA8))
  206. #define MT6311_AUXADC_ADC0 ((unsigned int)(PMIC_REG_BASE+0xA9))
  207. #define MT6311_AUXADC_ADC1 ((unsigned int)(PMIC_REG_BASE+0xAA))
  208. #define MT6311_AUXADC_ADC2 ((unsigned int)(PMIC_REG_BASE+0xAB))
  209. #define MT6311_AUXADC_ADC3 ((unsigned int)(PMIC_REG_BASE+0xAC))
  210. #define MT6311_AUXADC_STA0 ((unsigned int)(PMIC_REG_BASE+0xAD))
  211. #define MT6311_AUXADC_RQST0 ((unsigned int)(PMIC_REG_BASE+0xAE))
  212. #define MT6311_AUXADC_CON0 ((unsigned int)(PMIC_REG_BASE+0xAF))
  213. #define MT6311_AUXADC_CON1 ((unsigned int)(PMIC_REG_BASE+0xB0))
  214. #define MT6311_AUXADC_CON2 ((unsigned int)(PMIC_REG_BASE+0xB1))
  215. #define MT6311_AUXADC_CON3 ((unsigned int)(PMIC_REG_BASE+0xB2))
  216. #define MT6311_AUXADC_CON4 ((unsigned int)(PMIC_REG_BASE+0xB3))
  217. #define MT6311_AUXADC_CON5 ((unsigned int)(PMIC_REG_BASE+0xB4))
  218. #define MT6311_AUXADC_CON6 ((unsigned int)(PMIC_REG_BASE+0xB5))
  219. #define MT6311_AUXADC_CON7 ((unsigned int)(PMIC_REG_BASE+0xB6))
  220. #define MT6311_AUXADC_CON8 ((unsigned int)(PMIC_REG_BASE+0xB7))
  221. #define MT6311_AUXADC_CON9 ((unsigned int)(PMIC_REG_BASE+0xB8))
  222. #define MT6311_AUXADC_CON10 ((unsigned int)(PMIC_REG_BASE+0xB9))
  223. #define MT6311_AUXADC_CON11 ((unsigned int)(PMIC_REG_BASE+0xBA))
  224. #define MT6311_AUXADC_CON12 ((unsigned int)(PMIC_REG_BASE+0xBB))
  225. #define MT6311_AUXADC_CON13 ((unsigned int)(PMIC_REG_BASE+0xBC))
  226. #define MT6311_AUXADC_CON14 ((unsigned int)(PMIC_REG_BASE+0xBD))
  227. #define MT6311_AUXADC_CON15 ((unsigned int)(PMIC_REG_BASE+0xBE))
  228. #define MT6311_AUXADC_CON16 ((unsigned int)(PMIC_REG_BASE+0xBF))
  229. #define MT6311_AUXADC_CON17 ((unsigned int)(PMIC_REG_BASE+0xC0))
  230. #define MT6311_AUXADC_CON18 ((unsigned int)(PMIC_REG_BASE+0xC1))
  231. #define MT6311_AUXADC_CON19 ((unsigned int)(PMIC_REG_BASE+0xC2))
  232. #define MT6311_AUXADC_CON20 ((unsigned int)(PMIC_REG_BASE+0xC3))
  233. #define MT6311_AUXADC_CON21 ((unsigned int)(PMIC_REG_BASE+0xC4))
  234. #define MT6311_AUXADC_CON22 ((unsigned int)(PMIC_REG_BASE+0xC5))
  235. #define MT6311_AUXADC_CON23 ((unsigned int)(PMIC_REG_BASE+0xC6))
  236. #define MT6311_AUXADC_CON24 ((unsigned int)(PMIC_REG_BASE+0xC7))
  237. #define MT6311_AUXADC_CON25 ((unsigned int)(PMIC_REG_BASE+0xC8))
  238. #define MT6311_AUXADC_CON26 ((unsigned int)(PMIC_REG_BASE+0xC9))
  239. #define MT6311_AUXADC_CON27 ((unsigned int)(PMIC_REG_BASE+0xCA))
  240. #define MT6311_AUXADC_CON28 ((unsigned int)(PMIC_REG_BASE+0xCB))
  241. #define MT6311_LDO_CON0 ((unsigned int)(PMIC_REG_BASE+0xCC))
  242. #define MT6311_LDO_OCFB0 ((unsigned int)(PMIC_REG_BASE+0xCD))
  243. #define MT6311_LDO_CON2 ((unsigned int)(PMIC_REG_BASE+0xCE))
  244. #define MT6311_LDO_CON3 ((unsigned int)(PMIC_REG_BASE+0xCF))
  245. #define MT6311_LDO_CON4 ((unsigned int)(PMIC_REG_BASE+0xD0))
  246. #define MT6311_FQMTR_CON0 ((unsigned int)(PMIC_REG_BASE+0xD1))
  247. #define MT6311_FQMTR_CON1 ((unsigned int)(PMIC_REG_BASE+0xD2))
  248. #define MT6311_FQMTR_CON2 ((unsigned int)(PMIC_REG_BASE+0xD3))
  249. #define MT6311_FQMTR_CON3 ((unsigned int)(PMIC_REG_BASE+0xD4))
  250. #define MT6311_FQMTR_CON4 ((unsigned int)(PMIC_REG_BASE+0xD5))
  251. /* mask is HEX; shift is Integer */
  252. #define MT6311_PMIC_CID_MASK 0xFF
  253. #define MT6311_PMIC_CID_SHIFT 0
  254. #define MT6311_PMIC_SWCID_MASK 0xFF
  255. #define MT6311_PMIC_SWCID_SHIFT 0
  256. #define MT6311_PMIC_HWCID_MASK 0xFF
  257. #define MT6311_PMIC_HWCID_SHIFT 0
  258. #define MT6311_PMIC_GPIO0_DIR_MASK 0x1
  259. #define MT6311_PMIC_GPIO0_DIR_SHIFT 0
  260. #define MT6311_PMIC_GPIO1_DIR_MASK 0x1
  261. #define MT6311_PMIC_GPIO1_DIR_SHIFT 1
  262. #define MT6311_PMIC_GPIO0_DINV_MASK 0x1
  263. #define MT6311_PMIC_GPIO0_DINV_SHIFT 2
  264. #define MT6311_PMIC_GPIO1_DINV_MASK 0x1
  265. #define MT6311_PMIC_GPIO1_DINV_SHIFT 3
  266. #define MT6311_PMIC_GPIO0_DOUT_MASK 0x1
  267. #define MT6311_PMIC_GPIO0_DOUT_SHIFT 4
  268. #define MT6311_PMIC_GPIO1_DOUT_MASK 0x1
  269. #define MT6311_PMIC_GPIO1_DOUT_SHIFT 5
  270. #define MT6311_PMIC_GPIO0_DIN_MASK 0x1
  271. #define MT6311_PMIC_GPIO0_DIN_SHIFT 6
  272. #define MT6311_PMIC_GPIO1_DIN_MASK 0x1
  273. #define MT6311_PMIC_GPIO1_DIN_SHIFT 7
  274. #define MT6311_PMIC_GPIO0_MODE_MASK 0x7
  275. #define MT6311_PMIC_GPIO0_MODE_SHIFT 0
  276. #define MT6311_PMIC_GPIO1_MODE_MASK 0x7
  277. #define MT6311_PMIC_GPIO1_MODE_SHIFT 3
  278. #define MT6311_PMIC_TEST_OUT_MASK 0x3
  279. #define MT6311_PMIC_TEST_OUT_SHIFT 0
  280. #define MT6311_PMIC_RG_MON_GRP_SEL_MASK 0xF
  281. #define MT6311_PMIC_RG_MON_GRP_SEL_SHIFT 0
  282. #define MT6311_PMIC_RG_MON_FLAG_SEL_MASK 0xFF
  283. #define MT6311_PMIC_RG_MON_FLAG_SEL_SHIFT 0
  284. #define MT6311_PMIC_DIG_TESTMODE_MASK 0x1
  285. #define MT6311_PMIC_DIG_TESTMODE_SHIFT 0
  286. #define MT6311_PMIC_PMU_TESTMODE_MASK 0x1
  287. #define MT6311_PMIC_PMU_TESTMODE_SHIFT 0
  288. #define MT6311_PMIC_RG_SRCLKEN_IN_HW_MODE_MASK 0x1
  289. #define MT6311_PMIC_RG_SRCLKEN_IN_HW_MODE_SHIFT 0
  290. #define MT6311_PMIC_RG_SRCLKEN_IN_EN_MASK 0x1
  291. #define MT6311_PMIC_RG_SRCLKEN_IN_EN_SHIFT 1
  292. #define MT6311_PMIC_RG_BUCK_LP_HW_MODE_MASK 0x1
  293. #define MT6311_PMIC_RG_BUCK_LP_HW_MODE_SHIFT 2
  294. #define MT6311_PMIC_RG_BUCK_LP_EN_MASK 0x1
  295. #define MT6311_PMIC_RG_BUCK_LP_EN_SHIFT 3
  296. #define MT6311_PMIC_RG_OSC_EN_MASK 0x1
  297. #define MT6311_PMIC_RG_OSC_EN_SHIFT 4
  298. #define MT6311_PMIC_RG_OSC_EN_HW_MODE_MASK 0x1
  299. #define MT6311_PMIC_RG_OSC_EN_HW_MODE_SHIFT 5
  300. #define MT6311_PMIC_RG_SRCLKEN_IN_SYNC_EN_MASK 0x1
  301. #define MT6311_PMIC_RG_SRCLKEN_IN_SYNC_EN_SHIFT 6
  302. #define MT6311_PMIC_RG_STRUP_RSV_HW_MODE_MASK 0x1
  303. #define MT6311_PMIC_RG_STRUP_RSV_HW_MODE_SHIFT 7
  304. #define MT6311_PMIC_RG_BUCK_REF_CK_TSTSEL_MASK 0x1
  305. #define MT6311_PMIC_RG_BUCK_REF_CK_TSTSEL_SHIFT 0
  306. #define MT6311_PMIC_RG_FQMTR_CK_TSTSEL_MASK 0x1
  307. #define MT6311_PMIC_RG_FQMTR_CK_TSTSEL_SHIFT 1
  308. #define MT6311_PMIC_RG_SMPS_CK_TSTSEL_MASK 0x1
  309. #define MT6311_PMIC_RG_SMPS_CK_TSTSEL_SHIFT 2
  310. #define MT6311_PMIC_RG_PMU75K_CK_TSTSEL_MASK 0x1
  311. #define MT6311_PMIC_RG_PMU75K_CK_TSTSEL_SHIFT 3
  312. #define MT6311_PMIC_RG_SMPS_CK_TST_DIS_MASK 0x1
  313. #define MT6311_PMIC_RG_SMPS_CK_TST_DIS_SHIFT 4
  314. #define MT6311_PMIC_RG_PMU75K_CK_TST_DIS_MASK 0x1
  315. #define MT6311_PMIC_RG_PMU75K_CK_TST_DIS_SHIFT 5
  316. #define MT6311_PMIC_RG_BUCK_ANA_AUTO_OFF_DIS_MASK 0x1
  317. #define MT6311_PMIC_RG_BUCK_ANA_AUTO_OFF_DIS_SHIFT 6
  318. #define MT6311_PMIC_RG_BUCK_REF_CK_PDN_MASK 0x1
  319. #define MT6311_PMIC_RG_BUCK_REF_CK_PDN_SHIFT 0
  320. #define MT6311_PMIC_RG_BUCK_CK_PDN_MASK 0x1
  321. #define MT6311_PMIC_RG_BUCK_CK_PDN_SHIFT 1
  322. #define MT6311_PMIC_RG_BUCK_1M_CK_PDN_MASK 0x1
  323. #define MT6311_PMIC_RG_BUCK_1M_CK_PDN_SHIFT 2
  324. #define MT6311_PMIC_RG_INTRP_CK_PDN_MASK 0x1
  325. #define MT6311_PMIC_RG_INTRP_CK_PDN_SHIFT 3
  326. #define MT6311_PMIC_RG_EFUSE_CK_PDN_MASK 0x1
  327. #define MT6311_PMIC_RG_EFUSE_CK_PDN_SHIFT 4
  328. #define MT6311_PMIC_RG_STRUP_75K_CK_PDN_MASK 0x1
  329. #define MT6311_PMIC_RG_STRUP_75K_CK_PDN_SHIFT 5
  330. #define MT6311_PMIC_RG_BUCK_ANA_CK_PDN_MASK 0x1
  331. #define MT6311_PMIC_RG_BUCK_ANA_CK_PDN_SHIFT 6
  332. #define MT6311_PMIC_RG_TRIM_75K_CK_PDN_MASK 0x1
  333. #define MT6311_PMIC_RG_TRIM_75K_CK_PDN_SHIFT 7
  334. #define MT6311_PMIC_TOP_CKPDN_CON1_SET_MASK 0xFF
  335. #define MT6311_PMIC_TOP_CKPDN_CON1_SET_SHIFT 0
  336. #define MT6311_PMIC_TOP_CKPDN_CON1_CLR_MASK 0xFF
  337. #define MT6311_PMIC_TOP_CKPDN_CON1_CLR_SHIFT 0
  338. #define MT6311_PMIC_RG_AUXADC_CK_PDN_MASK 0x1
  339. #define MT6311_PMIC_RG_AUXADC_CK_PDN_SHIFT 0
  340. #define MT6311_PMIC_RG_AUXADC_1M_CK_PDN_MASK 0x1
  341. #define MT6311_PMIC_RG_AUXADC_1M_CK_PDN_SHIFT 1
  342. #define MT6311_PMIC_RG_STB_75K_CK_PDN_MASK 0x1
  343. #define MT6311_PMIC_RG_STB_75K_CK_PDN_SHIFT 2
  344. #define MT6311_PMIC_RG_FQMTR_CK_PDN_MASK 0x1
  345. #define MT6311_PMIC_RG_FQMTR_CK_PDN_SHIFT 3
  346. #define MT6311_PMIC_TOP_CKPDN_CON2_RSV_MASK 0xF
  347. #define MT6311_PMIC_TOP_CKPDN_CON2_RSV_SHIFT 4
  348. #define MT6311_PMIC_TOP_CKPDN_CON2_SET_MASK 0xFF
  349. #define MT6311_PMIC_TOP_CKPDN_CON2_SET_SHIFT 0
  350. #define MT6311_PMIC_TOP_CKPDN_CON2_CLR_MASK 0xFF
  351. #define MT6311_PMIC_TOP_CKPDN_CON2_CLR_SHIFT 0
  352. #define MT6311_PMIC_RG_BUCK_1M_CK_PDN_HWEN_MASK 0x1
  353. #define MT6311_PMIC_RG_BUCK_1M_CK_PDN_HWEN_SHIFT 0
  354. #define MT6311_PMIC_RG_EFUSE_CK_PDN_HWEN_MASK 0x1
  355. #define MT6311_PMIC_RG_EFUSE_CK_PDN_HWEN_SHIFT 1
  356. #define MT6311_PMIC_TOP_CKHWEN_CON_SET_MASK 0x3
  357. #define MT6311_PMIC_TOP_CKHWEN_CON_SET_SHIFT 0
  358. #define MT6311_PMIC_TOP_CKHWEN_CON_CLR_MASK 0x3
  359. #define MT6311_PMIC_TOP_CKHWEN_CON_CLR_SHIFT 0
  360. #define MT6311_PMIC_RG_AUXADC_RST_MASK 0x1
  361. #define MT6311_PMIC_RG_AUXADC_RST_SHIFT 0
  362. #define MT6311_PMIC_RG_FQMTR_RST_MASK 0x1
  363. #define MT6311_PMIC_RG_FQMTR_RST_SHIFT 1
  364. #define MT6311_PMIC_RG_CLK_TRIM_RST_MASK 0x1
  365. #define MT6311_PMIC_RG_CLK_TRIM_RST_SHIFT 2
  366. #define MT6311_PMIC_RG_EFUSE_MAN_RST_MASK 0x1
  367. #define MT6311_PMIC_RG_EFUSE_MAN_RST_SHIFT 3
  368. #define MT6311_PMIC_RG_WDTRSTB_MODE_MASK 0x1
  369. #define MT6311_PMIC_RG_WDTRSTB_MODE_SHIFT 4
  370. #define MT6311_PMIC_RG_WDTRSTB_EN_MASK 0x1
  371. #define MT6311_PMIC_RG_WDTRSTB_EN_SHIFT 5
  372. #define MT6311_PMIC_WDTRSTB_STATUS_CLR_MASK 0x1
  373. #define MT6311_PMIC_WDTRSTB_STATUS_CLR_SHIFT 6
  374. #define MT6311_PMIC_WDTRSTB_STATUS_MASK 0x1
  375. #define MT6311_PMIC_WDTRSTB_STATUS_SHIFT 7
  376. #define MT6311_PMIC_TOP_RST_CON_SET_MASK 0xFF
  377. #define MT6311_PMIC_TOP_RST_CON_SET_SHIFT 0
  378. #define MT6311_PMIC_TOP_RST_CON_CLR_MASK 0xFF
  379. #define MT6311_PMIC_TOP_RST_CON_CLR_SHIFT 0
  380. #define MT6311_PMIC_RG_INT_POL_MASK 0x1
  381. #define MT6311_PMIC_RG_INT_POL_SHIFT 0
  382. #define MT6311_PMIC_RG_INT_EN_MASK 0x1
  383. #define MT6311_PMIC_RG_INT_EN_SHIFT 1
  384. #define MT6311_PMIC_I2C_CONFIG_MASK 0x1
  385. #define MT6311_PMIC_I2C_CONFIG_SHIFT 2
  386. #define MT6311_PMIC_RG_LBAT_MIN_INT_STATUS_MASK 0x1
  387. #define MT6311_PMIC_RG_LBAT_MIN_INT_STATUS_SHIFT 0
  388. #define MT6311_PMIC_RG_LBAT_MAX_INT_STATUS_MASK 0x1
  389. #define MT6311_PMIC_RG_LBAT_MAX_INT_STATUS_SHIFT 1
  390. #define MT6311_PMIC_RG_THR_L_INT_STATUS_MASK 0x1
  391. #define MT6311_PMIC_RG_THR_L_INT_STATUS_SHIFT 2
  392. #define MT6311_PMIC_RG_THR_H_INT_STATUS_MASK 0x1
  393. #define MT6311_PMIC_RG_THR_H_INT_STATUS_SHIFT 3
  394. #define MT6311_PMIC_RG_BUCK_OC_INT_STATUS_MASK 0x1
  395. #define MT6311_PMIC_RG_BUCK_OC_INT_STATUS_SHIFT 4
  396. #define MT6311_PMIC_THR_DET_DIS_MASK 0x1
  397. #define MT6311_PMIC_THR_DET_DIS_SHIFT 0
  398. #define MT6311_PMIC_THR_HWPDN_EN_MASK 0x1
  399. #define MT6311_PMIC_THR_HWPDN_EN_SHIFT 1
  400. #define MT6311_PMIC_STRUP_DIG0_RSV0_MASK 0x3F
  401. #define MT6311_PMIC_STRUP_DIG0_RSV0_SHIFT 2
  402. #define MT6311_PMIC_RG_USBDL_EN_MASK 0x1
  403. #define MT6311_PMIC_RG_USBDL_EN_SHIFT 0
  404. #define MT6311_PMIC_RG_TEST_STRUP_MASK 0x1
  405. #define MT6311_PMIC_RG_TEST_STRUP_SHIFT 1
  406. #define MT6311_PMIC_RG_TEST_STRUP_THR_IN_MASK 0x1
  407. #define MT6311_PMIC_RG_TEST_STRUP_THR_IN_SHIFT 2
  408. #define MT6311_PMIC_STRUP_DIG1_RSV0_MASK 0x1F
  409. #define MT6311_PMIC_STRUP_DIG1_RSV0_SHIFT 3
  410. #define MT6311_PMIC_THR_TEST_MASK 0x3
  411. #define MT6311_PMIC_THR_TEST_SHIFT 0
  412. #define MT6311_PMIC_PMU_THR_DEB_MASK 0x7
  413. #define MT6311_PMIC_PMU_THR_DEB_SHIFT 2
  414. #define MT6311_PMIC_PMU_THR_STATUS_MASK 0x7
  415. #define MT6311_PMIC_PMU_THR_STATUS_SHIFT 5
  416. #define MT6311_PMIC_STRUP_PWRON_MASK 0x1
  417. #define MT6311_PMIC_STRUP_PWRON_SHIFT 0
  418. #define MT6311_PMIC_STRUP_PWRON_SEL_MASK 0x1
  419. #define MT6311_PMIC_STRUP_PWRON_SEL_SHIFT 1
  420. #define MT6311_PMIC_BIAS_GEN_EN_MASK 0x1
  421. #define MT6311_PMIC_BIAS_GEN_EN_SHIFT 2
  422. #define MT6311_PMIC_BIAS_GEN_EN_SEL_MASK 0x1
  423. #define MT6311_PMIC_BIAS_GEN_EN_SEL_SHIFT 3
  424. #define MT6311_PMIC_RTC_XOSC32_ENB_SW_MASK 0x1
  425. #define MT6311_PMIC_RTC_XOSC32_ENB_SW_SHIFT 4
  426. #define MT6311_PMIC_RTC_XOSC32_ENB_SEL_MASK 0x1
  427. #define MT6311_PMIC_RTC_XOSC32_ENB_SEL_SHIFT 5
  428. #define MT6311_PMIC_STRUP_DIG_IO_PG_FORCE_MASK 0x1
  429. #define MT6311_PMIC_STRUP_DIG_IO_PG_FORCE_SHIFT 6
  430. #define MT6311_PMIC_DDUVLO_DEB_EN_MASK 0x1
  431. #define MT6311_PMIC_DDUVLO_DEB_EN_SHIFT 0
  432. #define MT6311_PMIC_PWRBB_DEB_EN_MASK 0x1
  433. #define MT6311_PMIC_PWRBB_DEB_EN_SHIFT 1
  434. #define MT6311_PMIC_STRUP_OSC_EN_MASK 0x1
  435. #define MT6311_PMIC_STRUP_OSC_EN_SHIFT 2
  436. #define MT6311_PMIC_STRUP_OSC_EN_SEL_MASK 0x1
  437. #define MT6311_PMIC_STRUP_OSC_EN_SEL_SHIFT 3
  438. #define MT6311_PMIC_STRUP_FT_CTRL_MASK 0x3
  439. #define MT6311_PMIC_STRUP_FT_CTRL_SHIFT 4
  440. #define MT6311_PMIC_STRUP_PWRON_FORCE_MASK 0x1
  441. #define MT6311_PMIC_STRUP_PWRON_FORCE_SHIFT 6
  442. #define MT6311_PMIC_BIAS_GEN_EN_FORCE_MASK 0x1
  443. #define MT6311_PMIC_BIAS_GEN_EN_FORCE_SHIFT 7
  444. #define MT6311_PMIC_VDVFS11_PG_H2L_EN_MASK 0x1
  445. #define MT6311_PMIC_VDVFS11_PG_H2L_EN_SHIFT 0
  446. #define MT6311_PMIC_VDVFS12_PG_H2L_EN_MASK 0x1
  447. #define MT6311_PMIC_VDVFS12_PG_H2L_EN_SHIFT 1
  448. #define MT6311_PMIC_VBIASN_PG_H2L_EN_MASK 0x1
  449. #define MT6311_PMIC_VBIASN_PG_H2L_EN_SHIFT 2
  450. #define MT6311_PMIC_VDVFS11_PG_ENB_MASK 0x1
  451. #define MT6311_PMIC_VDVFS11_PG_ENB_SHIFT 0
  452. #define MT6311_PMIC_VDVFS12_PG_ENB_MASK 0x1
  453. #define MT6311_PMIC_VDVFS12_PG_ENB_SHIFT 1
  454. #define MT6311_PMIC_VBIASN_PG_ENB_MASK 0x1
  455. #define MT6311_PMIC_VBIASN_PG_ENB_SHIFT 2
  456. #define MT6311_PMIC_RG_EXT_PMIC_EN_PG_ENB_MASK 0x1
  457. #define MT6311_PMIC_RG_EXT_PMIC_EN_PG_ENB_SHIFT 3
  458. #define MT6311_PMIC_RG_PRE_PWRON_EN_MASK 0x1
  459. #define MT6311_PMIC_RG_PRE_PWRON_EN_SHIFT 0
  460. #define MT6311_PMIC_RG_PRE_PWRON_SWCTRL_MASK 0x1
  461. #define MT6311_PMIC_RG_PRE_PWRON_SWCTRL_SHIFT 1
  462. #define MT6311_PMIC_CLR_JUST_RST_MASK 0x1
  463. #define MT6311_PMIC_CLR_JUST_RST_SHIFT 4
  464. #define MT6311_PMIC_UVLO_L2H_DEB_EN_MASK 0x1
  465. #define MT6311_PMIC_UVLO_L2H_DEB_EN_SHIFT 5
  466. #define MT6311_PMIC_RG_BGR_TEST_CKIN_EN_MASK 0x1
  467. #define MT6311_PMIC_RG_BGR_TEST_CKIN_EN_SHIFT 6
  468. #define MT6311_PMIC_QI_OSC_EN_MASK 0x1
  469. #define MT6311_PMIC_QI_OSC_EN_SHIFT 7
  470. #define MT6311_PMIC_RG_STRUP_PMU_PWRON_SEL_MASK 0x1
  471. #define MT6311_PMIC_RG_STRUP_PMU_PWRON_SEL_SHIFT 0
  472. #define MT6311_PMIC_RG_STRUP_PMU_PWRON_EN_MASK 0x1
  473. #define MT6311_PMIC_RG_STRUP_PMU_PWRON_EN_SHIFT 1
  474. #define MT6311_PMIC_STRUP_AUXADC_START_SW_MASK 0x1
  475. #define MT6311_PMIC_STRUP_AUXADC_START_SW_SHIFT 4
  476. #define MT6311_PMIC_STRUP_AUXADC_RSTB_SW_MASK 0x1
  477. #define MT6311_PMIC_STRUP_AUXADC_RSTB_SW_SHIFT 5
  478. #define MT6311_PMIC_STRUP_AUXADC_START_SEL_MASK 0x1
  479. #define MT6311_PMIC_STRUP_AUXADC_START_SEL_SHIFT 6
  480. #define MT6311_PMIC_STRUP_AUXADC_RSTB_SEL_MASK 0x1
  481. #define MT6311_PMIC_STRUP_AUXADC_RSTB_SEL_SHIFT 7
  482. #define MT6311_PMIC_STRUP_PWROFF_PREOFF_EN_MASK 0x1
  483. #define MT6311_PMIC_STRUP_PWROFF_PREOFF_EN_SHIFT 0
  484. #define MT6311_PMIC_STRUP_PWROFF_SEQ_EN_MASK 0x1
  485. #define MT6311_PMIC_STRUP_PWROFF_SEQ_EN_SHIFT 1
  486. #define MT6311_PMIC_RG_SYS_LATCH_EN_SWCTRL_MASK 0x1
  487. #define MT6311_PMIC_RG_SYS_LATCH_EN_SWCTRL_SHIFT 2
  488. #define MT6311_PMIC_RG_SYS_LATCH_EN_MASK 0x1
  489. #define MT6311_PMIC_RG_SYS_LATCH_EN_SHIFT 3
  490. #define MT6311_PMIC_RG_ONOFF_EN_SWCTRL_MASK 0x1
  491. #define MT6311_PMIC_RG_ONOFF_EN_SWCTRL_SHIFT 4
  492. #define MT6311_PMIC_RG_ONOFF_EN_MASK 0x1
  493. #define MT6311_PMIC_RG_ONOFF_EN_SHIFT 5
  494. #define MT6311_PMIC_RG_STRUP_PWRON_COND_SEL_MASK 0x1
  495. #define MT6311_PMIC_RG_STRUP_PWRON_COND_SEL_SHIFT 6
  496. #define MT6311_PMIC_RG_STRUP_PWRON_COND_EN_MASK 0x1
  497. #define MT6311_PMIC_RG_STRUP_PWRON_COND_EN_SHIFT 7
  498. #define MT6311_PMIC_STRUP_PG_STATUS_MASK 0x1
  499. #define MT6311_PMIC_STRUP_PG_STATUS_SHIFT 0
  500. #define MT6311_PMIC_STRUP_PG_STATUS_CLR_MASK 0x1
  501. #define MT6311_PMIC_STRUP_PG_STATUS_CLR_SHIFT 1
  502. #define MT6311_PMIC_RG_RSV_SWREG_MASK 0xFF
  503. #define MT6311_PMIC_RG_RSV_SWREG_SHIFT 0
  504. #define MT6311_PMIC_VDVFS11_PG_DEB_MASK 0x1
  505. #define MT6311_PMIC_VDVFS11_PG_DEB_SHIFT 0
  506. #define MT6311_PMIC_VDVFS12_PG_DEB_MASK 0x1
  507. #define MT6311_PMIC_VDVFS12_PG_DEB_SHIFT 1
  508. #define MT6311_PMIC_VBIASN_PG_DEB_MASK 0x1
  509. #define MT6311_PMIC_VBIASN_PG_DEB_SHIFT 2
  510. #define MT6311_PMIC_STRUP_RO_RSV0_MASK 0x1F
  511. #define MT6311_PMIC_STRUP_RO_RSV0_SHIFT 3
  512. #define MT6311_PMIC_RG_STRUP_THR_110_CLR_MASK 0x1
  513. #define MT6311_PMIC_RG_STRUP_THR_110_CLR_SHIFT 0
  514. #define MT6311_PMIC_RG_STRUP_THR_125_CLR_MASK 0x1
  515. #define MT6311_PMIC_RG_STRUP_THR_125_CLR_SHIFT 1
  516. #define MT6311_PMIC_RG_STRUP_THR_110_IRQ_EN_MASK 0x1
  517. #define MT6311_PMIC_RG_STRUP_THR_110_IRQ_EN_SHIFT 2
  518. #define MT6311_PMIC_RG_STRUP_THR_125_IRQ_EN_MASK 0x1
  519. #define MT6311_PMIC_RG_STRUP_THR_125_IRQ_EN_SHIFT 3
  520. #define MT6311_PMIC_RG_STRUP_THR_110_IRQ_STATUS_MASK 0x1
  521. #define MT6311_PMIC_RG_STRUP_THR_110_IRQ_STATUS_SHIFT 4
  522. #define MT6311_PMIC_RG_STRUP_THR_125_IRQ_STATUS_MASK 0x1
  523. #define MT6311_PMIC_RG_STRUP_THR_125_IRQ_STATUS_SHIFT 5
  524. #define MT6311_PMIC_RG_THERMAL_EN_MASK 0x1
  525. #define MT6311_PMIC_RG_THERMAL_EN_SHIFT 6
  526. #define MT6311_PMIC_RG_THERMAL_EN_SEL_MASK 0x1
  527. #define MT6311_PMIC_RG_THERMAL_EN_SEL_SHIFT 7
  528. #define MT6311_PMIC_RG_OSC_75K_TRIM_MASK 0x1F
  529. #define MT6311_PMIC_RG_OSC_75K_TRIM_SHIFT 0
  530. #define MT6311_PMIC_OSC_75K_TRIM_MASK 0x1F
  531. #define MT6311_PMIC_OSC_75K_TRIM_SHIFT 0
  532. #define MT6311_PMIC_RG_OSC_75K_TRIM_EN_MASK 0x1
  533. #define MT6311_PMIC_RG_OSC_75K_TRIM_EN_SHIFT 5
  534. #define MT6311_PMIC_RG_OSC_75K_TRIM_RATE_MASK 0x3
  535. #define MT6311_PMIC_RG_OSC_75K_TRIM_RATE_SHIFT 6
  536. #define MT6311_PMIC_RG_EFUSE_ADDR_MASK 0x7F
  537. #define MT6311_PMIC_RG_EFUSE_ADDR_SHIFT 0
  538. #define MT6311_PMIC_RG_EFUSE_DIN_MASK 0x1
  539. #define MT6311_PMIC_RG_EFUSE_DIN_SHIFT 0
  540. #define MT6311_PMIC_RG_EFUSE_DM_MASK 0x1
  541. #define MT6311_PMIC_RG_EFUSE_DM_SHIFT 0
  542. #define MT6311_PMIC_RG_EFUSE_PGM_MASK 0x1
  543. #define MT6311_PMIC_RG_EFUSE_PGM_SHIFT 0
  544. #define MT6311_PMIC_RG_EFUSE_PGM_EN_MASK 0x1
  545. #define MT6311_PMIC_RG_EFUSE_PGM_EN_SHIFT 0
  546. #define MT6311_PMIC_RG_EFUSE_PROG_PKEY_MASK 0xFF
  547. #define MT6311_PMIC_RG_EFUSE_PROG_PKEY_SHIFT 0
  548. #define MT6311_PMIC_RG_EFUSE_RD_PKEY_MASK 0xFF
  549. #define MT6311_PMIC_RG_EFUSE_RD_PKEY_SHIFT 0
  550. #define MT6311_PMIC_RG_EFUSE_PGM_SRC_MASK 0x1
  551. #define MT6311_PMIC_RG_EFUSE_PGM_SRC_SHIFT 0
  552. #define MT6311_PMIC_RG_EFUSE_DIN_SRC_MASK 0x1
  553. #define MT6311_PMIC_RG_EFUSE_DIN_SRC_SHIFT 0
  554. #define MT6311_PMIC_RG_EFUSE_RD_TRIG_MASK 0x1
  555. #define MT6311_PMIC_RG_EFUSE_RD_TRIG_SHIFT 0
  556. #define MT6311_PMIC_RG_RD_RDY_BYPASS_MASK 0x1
  557. #define MT6311_PMIC_RG_RD_RDY_BYPASS_SHIFT 0
  558. #define MT6311_PMIC_RG_SKIP_EFUSE_OUT_MASK 0x1
  559. #define MT6311_PMIC_RG_SKIP_EFUSE_OUT_SHIFT 0
  560. #define MT6311_PMIC_RG_EFUSE_RD_ACK_MASK 0x1
  561. #define MT6311_PMIC_RG_EFUSE_RD_ACK_SHIFT 0
  562. #define MT6311_PMIC_RG_EFUSE_RD_BUSY_MASK 0x1
  563. #define MT6311_PMIC_RG_EFUSE_RD_BUSY_SHIFT 2
  564. #define MT6311_PMIC_RG_EFUSE_WRITE_MODE_MASK 0x1
  565. #define MT6311_PMIC_RG_EFUSE_WRITE_MODE_SHIFT 0
  566. #define MT6311_PMIC_RG_EFUSE_DOUT_0_7_MASK 0xFF
  567. #define MT6311_PMIC_RG_EFUSE_DOUT_0_7_SHIFT 0
  568. #define MT6311_PMIC_RG_EFUSE_DOUT_8_15_MASK 0xFF
  569. #define MT6311_PMIC_RG_EFUSE_DOUT_8_15_SHIFT 0
  570. #define MT6311_PMIC_RG_EFUSE_DOUT_16_23_MASK 0xFF
  571. #define MT6311_PMIC_RG_EFUSE_DOUT_16_23_SHIFT 0
  572. #define MT6311_PMIC_RG_EFUSE_DOUT_24_31_MASK 0xFF
  573. #define MT6311_PMIC_RG_EFUSE_DOUT_24_31_SHIFT 0
  574. #define MT6311_PMIC_RG_EFUSE_DOUT_32_39_MASK 0xFF
  575. #define MT6311_PMIC_RG_EFUSE_DOUT_32_39_SHIFT 0
  576. #define MT6311_PMIC_RG_EFUSE_DOUT_40_47_MASK 0xFF
  577. #define MT6311_PMIC_RG_EFUSE_DOUT_40_47_SHIFT 0
  578. #define MT6311_PMIC_RG_EFUSE_DOUT_48_55_MASK 0xFF
  579. #define MT6311_PMIC_RG_EFUSE_DOUT_48_55_SHIFT 0
  580. #define MT6311_PMIC_RG_EFUSE_DOUT_56_63_MASK 0xFF
  581. #define MT6311_PMIC_RG_EFUSE_DOUT_56_63_SHIFT 0
  582. #define MT6311_PMIC_RG_EFUSE_DOUT_64_71_MASK 0xFF
  583. #define MT6311_PMIC_RG_EFUSE_DOUT_64_71_SHIFT 0
  584. #define MT6311_PMIC_RG_EFUSE_DOUT_72_79_MASK 0xFF
  585. #define MT6311_PMIC_RG_EFUSE_DOUT_72_79_SHIFT 0
  586. #define MT6311_PMIC_RG_EFUSE_DOUT_80_87_MASK 0xFF
  587. #define MT6311_PMIC_RG_EFUSE_DOUT_80_87_SHIFT 0
  588. #define MT6311_PMIC_RG_EFUSE_DOUT_88_95_MASK 0xFF
  589. #define MT6311_PMIC_RG_EFUSE_DOUT_88_95_SHIFT 0
  590. #define MT6311_PMIC_RG_EFUSE_DOUT_96_103_MASK 0xFF
  591. #define MT6311_PMIC_RG_EFUSE_DOUT_96_103_SHIFT 0
  592. #define MT6311_PMIC_RG_EFUSE_DOUT_104_111_MASK 0xFF
  593. #define MT6311_PMIC_RG_EFUSE_DOUT_104_111_SHIFT 0
  594. #define MT6311_PMIC_RG_EFUSE_DOUT_112_119_MASK 0xFF
  595. #define MT6311_PMIC_RG_EFUSE_DOUT_112_119_SHIFT 0
  596. #define MT6311_PMIC_RG_EFUSE_DOUT_120_127_MASK 0xFF
  597. #define MT6311_PMIC_RG_EFUSE_DOUT_120_127_SHIFT 0
  598. #define MT6311_PMIC_RG_EFUSE_VAL_0_7_MASK 0xFF
  599. #define MT6311_PMIC_RG_EFUSE_VAL_0_7_SHIFT 0
  600. #define MT6311_PMIC_RG_EFUSE_VAL_8_15_MASK 0xFF
  601. #define MT6311_PMIC_RG_EFUSE_VAL_8_15_SHIFT 0
  602. #define MT6311_PMIC_RG_EFUSE_VAL_16_23_MASK 0xFF
  603. #define MT6311_PMIC_RG_EFUSE_VAL_16_23_SHIFT 0
  604. #define MT6311_PMIC_RG_EFUSE_VAL_24_31_MASK 0xFF
  605. #define MT6311_PMIC_RG_EFUSE_VAL_24_31_SHIFT 0
  606. #define MT6311_PMIC_RG_EFUSE_VAL_32_39_MASK 0xFF
  607. #define MT6311_PMIC_RG_EFUSE_VAL_32_39_SHIFT 0
  608. #define MT6311_PMIC_RG_EFUSE_VAL_40_47_MASK 0xFF
  609. #define MT6311_PMIC_RG_EFUSE_VAL_40_47_SHIFT 0
  610. #define MT6311_PMIC_RG_EFUSE_VAL_48_55_MASK 0xFF
  611. #define MT6311_PMIC_RG_EFUSE_VAL_48_55_SHIFT 0
  612. #define MT6311_PMIC_RG_EFUSE_VAL_56_63_MASK 0xFF
  613. #define MT6311_PMIC_RG_EFUSE_VAL_56_63_SHIFT 0
  614. #define MT6311_PMIC_RG_EFUSE_VAL_64_71_MASK 0xFF
  615. #define MT6311_PMIC_RG_EFUSE_VAL_64_71_SHIFT 0
  616. #define MT6311_PMIC_RG_EFUSE_VAL_72_79_MASK 0xFF
  617. #define MT6311_PMIC_RG_EFUSE_VAL_72_79_SHIFT 0
  618. #define MT6311_PMIC_RG_EFUSE_VAL_80_87_MASK 0xFF
  619. #define MT6311_PMIC_RG_EFUSE_VAL_80_87_SHIFT 0
  620. #define MT6311_PMIC_RG_EFUSE_VAL_88_95_MASK 0xFF
  621. #define MT6311_PMIC_RG_EFUSE_VAL_88_95_SHIFT 0
  622. #define MT6311_PMIC_RG_EFUSE_VAL_96_103_MASK 0xFF
  623. #define MT6311_PMIC_RG_EFUSE_VAL_96_103_SHIFT 0
  624. #define MT6311_PMIC_RG_EFUSE_VAL_104_111_MASK 0xFF
  625. #define MT6311_PMIC_RG_EFUSE_VAL_104_111_SHIFT 0
  626. #define MT6311_PMIC_RG_EFUSE_VAL_112_119_MASK 0xFF
  627. #define MT6311_PMIC_RG_EFUSE_VAL_112_119_SHIFT 0
  628. #define MT6311_PMIC_RG_EFUSE_VAL_120_127_MASK 0xFF
  629. #define MT6311_PMIC_RG_EFUSE_VAL_120_127_SHIFT 0
  630. #define MT6311_PMIC_BUCK_DIG0_RSV0_MASK 0xFF
  631. #define MT6311_PMIC_BUCK_DIG0_RSV0_SHIFT 0
  632. #define MT6311_PMIC_VSLEEP_SRC0_8_MASK 0x1
  633. #define MT6311_PMIC_VSLEEP_SRC0_8_SHIFT 0
  634. #define MT6311_PMIC_VSLEEP_SRC1_MASK 0xF
  635. #define MT6311_PMIC_VSLEEP_SRC1_SHIFT 1
  636. #define MT6311_PMIC_VSLEEP_SRC0_7_0_MASK 0xFF
  637. #define MT6311_PMIC_VSLEEP_SRC0_7_0_SHIFT 0
  638. #define MT6311_PMIC_R2R_SRC0_8_MASK 0x1
  639. #define MT6311_PMIC_R2R_SRC0_8_SHIFT 0
  640. #define MT6311_PMIC_R2R_SRC1_MASK 0xF
  641. #define MT6311_PMIC_R2R_SRC1_SHIFT 1
  642. #define MT6311_PMIC_R2R_SRC0_7_0_MASK 0xFF
  643. #define MT6311_PMIC_R2R_SRC0_7_0_SHIFT 0
  644. #define MT6311_PMIC_BUCK_OSC_SEL_SRC0_8_MASK 0x1
  645. #define MT6311_PMIC_BUCK_OSC_SEL_SRC0_8_SHIFT 0
  646. #define MT6311_PMIC_SRCLKEN_DLY_SRC1_MASK 0xF
  647. #define MT6311_PMIC_SRCLKEN_DLY_SRC1_SHIFT 1
  648. #define MT6311_PMIC_BUCK_OSC_SEL_SRC0_7_0_MASK 0xFF
  649. #define MT6311_PMIC_BUCK_OSC_SEL_SRC0_7_0_SHIFT 0
  650. #define MT6311_PMIC_QI_VDVFS12_DIG_MON_MASK 0xFF
  651. #define MT6311_PMIC_QI_VDVFS12_DIG_MON_SHIFT 0
  652. #define MT6311_PMIC_QI_VDVFS11_DIG_MON_MASK 0xFF
  653. #define MT6311_PMIC_QI_VDVFS11_DIG_MON_SHIFT 0
  654. #define MT6311_PMIC_VDVFS11_OC_EN_MASK 0x1
  655. #define MT6311_PMIC_VDVFS11_OC_EN_SHIFT 0
  656. #define MT6311_PMIC_VDVFS11_OC_DEG_EN_MASK 0x1
  657. #define MT6311_PMIC_VDVFS11_OC_DEG_EN_SHIFT 1
  658. #define MT6311_PMIC_VDVFS11_OC_WND_MASK 0x3
  659. #define MT6311_PMIC_VDVFS11_OC_WND_SHIFT 2
  660. #define MT6311_PMIC_VDVFS11_OC_THD_MASK 0x3
  661. #define MT6311_PMIC_VDVFS11_OC_THD_SHIFT 6
  662. #define MT6311_PMIC_VDVFS12_OC_EN_MASK 0x1
  663. #define MT6311_PMIC_VDVFS12_OC_EN_SHIFT 0
  664. #define MT6311_PMIC_VDVFS12_OC_DEG_EN_MASK 0x1
  665. #define MT6311_PMIC_VDVFS12_OC_DEG_EN_SHIFT 1
  666. #define MT6311_PMIC_VDVFS12_OC_WND_MASK 0x3
  667. #define MT6311_PMIC_VDVFS12_OC_WND_SHIFT 2
  668. #define MT6311_PMIC_VDVFS12_OC_THD_MASK 0x3
  669. #define MT6311_PMIC_VDVFS12_OC_THD_SHIFT 6
  670. #define MT6311_PMIC_VDVFS11_OC_FLAG_CLR_MASK 0x1
  671. #define MT6311_PMIC_VDVFS11_OC_FLAG_CLR_SHIFT 0
  672. #define MT6311_PMIC_VDVFS12_OC_FLAG_CLR_MASK 0x1
  673. #define MT6311_PMIC_VDVFS12_OC_FLAG_CLR_SHIFT 1
  674. #define MT6311_PMIC_VDVFS11_OC_RG_STATUS_CLR_MASK 0x1
  675. #define MT6311_PMIC_VDVFS11_OC_RG_STATUS_CLR_SHIFT 2
  676. #define MT6311_PMIC_VDVFS12_OC_RG_STATUS_CLR_MASK 0x1
  677. #define MT6311_PMIC_VDVFS12_OC_RG_STATUS_CLR_SHIFT 3
  678. #define MT6311_PMIC_VDVFS11_OC_FLAG_CLR_SEL_MASK 0x1
  679. #define MT6311_PMIC_VDVFS11_OC_FLAG_CLR_SEL_SHIFT 0
  680. #define MT6311_PMIC_VDVFS12_OC_FLAG_CLR_SEL_MASK 0x1
  681. #define MT6311_PMIC_VDVFS12_OC_FLAG_CLR_SEL_SHIFT 1
  682. #define MT6311_PMIC_VDVFS11_OC_STATUS_MASK 0x1
  683. #define MT6311_PMIC_VDVFS11_OC_STATUS_SHIFT 0
  684. #define MT6311_PMIC_VDVFS12_OC_STATUS_MASK 0x1
  685. #define MT6311_PMIC_VDVFS12_OC_STATUS_SHIFT 1
  686. #define MT6311_PMIC_VDVFS11_OC_INT_EN_MASK 0x1
  687. #define MT6311_PMIC_VDVFS11_OC_INT_EN_SHIFT 0
  688. #define MT6311_PMIC_VDVFS12_OC_INT_EN_MASK 0x1
  689. #define MT6311_PMIC_VDVFS12_OC_INT_EN_SHIFT 1
  690. #define MT6311_PMIC_VDVFS11_EN_OC_SDN_SEL_MASK 0x1
  691. #define MT6311_PMIC_VDVFS11_EN_OC_SDN_SEL_SHIFT 0
  692. #define MT6311_PMIC_VDVFS12_EN_OC_SDN_SEL_MASK 0x1
  693. #define MT6311_PMIC_VDVFS12_EN_OC_SDN_SEL_SHIFT 1
  694. #define MT6311_PMIC_BUCK_TEST_MODE_MASK 0x1
  695. #define MT6311_PMIC_BUCK_TEST_MODE_SHIFT 0
  696. #define MT6311_PMIC_BUCK_DIG1_RSV0_MASK 0x7F
  697. #define MT6311_PMIC_BUCK_DIG1_RSV0_SHIFT 1
  698. #define MT6311_PMIC_QI_VDVFS11_VSLEEP_MASK 0x7
  699. #define MT6311_PMIC_QI_VDVFS11_VSLEEP_SHIFT 0
  700. #define MT6311_PMIC_QI_VDVFS12_VSLEEP_MASK 0x7
  701. #define MT6311_PMIC_QI_VDVFS12_VSLEEP_SHIFT 3
  702. #define MT6311_PMIC_BUCK_ANA_DIG0_RSV0_MASK 0xFF
  703. #define MT6311_PMIC_BUCK_ANA_DIG0_RSV0_SHIFT 0
  704. #define MT6311_PMIC_RG_THRDET_SEL_MASK 0x1
  705. #define MT6311_PMIC_RG_THRDET_SEL_SHIFT 0
  706. #define MT6311_PMIC_RG_STRUP_THR_SEL_MASK 0x3
  707. #define MT6311_PMIC_RG_STRUP_THR_SEL_SHIFT 1
  708. #define MT6311_PMIC_RG_THR_TMODE_MASK 0x1
  709. #define MT6311_PMIC_RG_THR_TMODE_SHIFT 3
  710. #define MT6311_PMIC_RG_STRUP_IREF_TRIM_MASK 0x1F
  711. #define MT6311_PMIC_RG_STRUP_IREF_TRIM_SHIFT 0
  712. #define MT6311_PMIC_RG_UVLO_VTHL_MASK 0x3
  713. #define MT6311_PMIC_RG_UVLO_VTHL_SHIFT 5
  714. #define MT6311_PMIC_RG_UVLO_VTHH_MASK 0x3
  715. #define MT6311_PMIC_RG_UVLO_VTHH_SHIFT 0
  716. #define MT6311_PMIC_RG_BGR_UNCHOP_MASK 0x1
  717. #define MT6311_PMIC_RG_BGR_UNCHOP_SHIFT 2
  718. #define MT6311_PMIC_RG_BGR_UNCHOP_PH_MASK 0x1
  719. #define MT6311_PMIC_RG_BGR_UNCHOP_PH_SHIFT 3
  720. #define MT6311_PMIC_RG_BGR_RSEL_MASK 0x7
  721. #define MT6311_PMIC_RG_BGR_RSEL_SHIFT 4
  722. #define MT6311_PMIC_RG_BGR_TRIM_MASK 0x1F
  723. #define MT6311_PMIC_RG_BGR_TRIM_SHIFT 0
  724. #define MT6311_PMIC_RG_BGR_TEST_EN_MASK 0x1
  725. #define MT6311_PMIC_RG_BGR_TEST_EN_SHIFT 5
  726. #define MT6311_PMIC_RG_BGR_TEST_RSTB_MASK 0x1
  727. #define MT6311_PMIC_RG_BGR_TEST_RSTB_SHIFT 6
  728. #define MT6311_PMIC_RG_VDVFS11_TRIMH_MASK 0x1F
  729. #define MT6311_PMIC_RG_VDVFS11_TRIMH_SHIFT 0
  730. #define MT6311_PMIC_RG_VDVFS11_TRIML_MASK 0x1F
  731. #define MT6311_PMIC_RG_VDVFS11_TRIML_SHIFT 0
  732. #define MT6311_PMIC_RG_VDVFS12_TRIMH_MASK 0x1F
  733. #define MT6311_PMIC_RG_VDVFS12_TRIMH_SHIFT 0
  734. #define MT6311_PMIC_RG_VDVFS12_TRIML_MASK 0x1F
  735. #define MT6311_PMIC_RG_VDVFS12_TRIML_SHIFT 0
  736. #define MT6311_PMIC_RG_VDVFS11_VSLEEP_MASK 0x7
  737. #define MT6311_PMIC_RG_VDVFS11_VSLEEP_SHIFT 5
  738. #define MT6311_PMIC_RG_VDVFS12_VSLEEP_MASK 0x7
  739. #define MT6311_PMIC_RG_VDVFS12_VSLEEP_SHIFT 0
  740. #define MT6311_PMIC_RG_BGR_OSC_CAL_MASK 0x3F
  741. #define MT6311_PMIC_RG_BGR_OSC_CAL_SHIFT 0
  742. #define MT6311_PMIC_RG_STRUP_RSV_MASK 0xFF
  743. #define MT6311_PMIC_RG_STRUP_RSV_SHIFT 0
  744. #define MT6311_PMIC_RG_VREF_LP_MODE_MASK 0x1
  745. #define MT6311_PMIC_RG_VREF_LP_MODE_SHIFT 0
  746. #define MT6311_PMIC_RG_TESTMODE_SWEN_MASK 0x1
  747. #define MT6311_PMIC_RG_TESTMODE_SWEN_SHIFT 1
  748. #define MT6311_PMIC_RG_VDIG18_VOSEL_MASK 0x7
  749. #define MT6311_PMIC_RG_VDIG18_VOSEL_SHIFT 2
  750. #define MT6311_PMIC_RG_VDIG18_CAL_MASK 0xF
  751. #define MT6311_PMIC_RG_VDIG18_CAL_SHIFT 0
  752. #define MT6311_PMIC_RG_OSC_SEL_MASK 0x1
  753. #define MT6311_PMIC_RG_OSC_SEL_SHIFT 4
  754. #define MT6311_PMIC_RG_VBIASN_NDIS_EN_MASK 0x1
  755. #define MT6311_PMIC_RG_VBIASN_NDIS_EN_SHIFT 0
  756. #define MT6311_PMIC_RG_VBIASN_VOSEL_MASK 0x1F
  757. #define MT6311_PMIC_RG_VBIASN_VOSEL_SHIFT 1
  758. #define MT6311_PMIC_RG_VDVFS11_RC_MASK 0xF
  759. #define MT6311_PMIC_RG_VDVFS11_RC_SHIFT 0
  760. #define MT6311_PMIC_RG_VDVFS12_RC_MASK 0xF
  761. #define MT6311_PMIC_RG_VDVFS12_RC_SHIFT 4
  762. #define MT6311_PMIC_RG_VDVFS11_CSR_MASK 0x3
  763. #define MT6311_PMIC_RG_VDVFS11_CSR_SHIFT 0
  764. #define MT6311_PMIC_RG_VDVFS12_CSR_MASK 0x3
  765. #define MT6311_PMIC_RG_VDVFS12_CSR_SHIFT 2
  766. #define MT6311_PMIC_RG_VDVFS11_PFM_CSR_MASK 0x3
  767. #define MT6311_PMIC_RG_VDVFS11_PFM_CSR_SHIFT 4
  768. #define MT6311_PMIC_RG_VDVFS12_PFM_CSR_MASK 0x3
  769. #define MT6311_PMIC_RG_VDVFS12_PFM_CSR_SHIFT 6
  770. #define MT6311_PMIC_RG_VDVFS11_SLP_MASK 0x3
  771. #define MT6311_PMIC_RG_VDVFS11_SLP_SHIFT 0
  772. #define MT6311_PMIC_RG_VDVFS12_SLP_MASK 0x3
  773. #define MT6311_PMIC_RG_VDVFS12_SLP_SHIFT 2
  774. #define MT6311_PMIC_RG_VDVFS11_UVP_EN_MASK 0x1
  775. #define MT6311_PMIC_RG_VDVFS11_UVP_EN_SHIFT 4
  776. #define MT6311_PMIC_RG_VDVFS12_UVP_EN_MASK 0x1
  777. #define MT6311_PMIC_RG_VDVFS12_UVP_EN_SHIFT 5
  778. #define MT6311_PMIC_RG_VDVFS11_MODESET_MASK 0x1
  779. #define MT6311_PMIC_RG_VDVFS11_MODESET_SHIFT 6
  780. #define MT6311_PMIC_RG_VDVFS12_MODESET_MASK 0x1
  781. #define MT6311_PMIC_RG_VDVFS12_MODESET_SHIFT 7
  782. #define MT6311_PMIC_RG_VDVFS11_NDIS_EN_MASK 0x1
  783. #define MT6311_PMIC_RG_VDVFS11_NDIS_EN_SHIFT 0
  784. #define MT6311_PMIC_RG_VDVFS12_NDIS_EN_MASK 0x1
  785. #define MT6311_PMIC_RG_VDVFS12_NDIS_EN_SHIFT 1
  786. #define MT6311_PMIC_RG_VDVFS11_TRANS_BST_MASK 0xFF
  787. #define MT6311_PMIC_RG_VDVFS11_TRANS_BST_SHIFT 0
  788. #define MT6311_PMIC_RG_VDVFS12_TRANS_BST_MASK 0xFF
  789. #define MT6311_PMIC_RG_VDVFS12_TRANS_BST_SHIFT 0
  790. #define MT6311_PMIC_RG_VDVFS11_CSM_N_MASK 0xF
  791. #define MT6311_PMIC_RG_VDVFS11_CSM_N_SHIFT 0
  792. #define MT6311_PMIC_RG_VDVFS11_CSM_P_MASK 0xF
  793. #define MT6311_PMIC_RG_VDVFS11_CSM_P_SHIFT 4
  794. #define MT6311_PMIC_RG_VDVFS12_CSM_N_MASK 0xF
  795. #define MT6311_PMIC_RG_VDVFS12_CSM_N_SHIFT 0
  796. #define MT6311_PMIC_RG_VDVFS12_CSM_P_MASK 0xF
  797. #define MT6311_PMIC_RG_VDVFS12_CSM_P_SHIFT 4
  798. #define MT6311_PMIC_RG_VDVFS11_ZXOS_TRIM_MASK 0x3F
  799. #define MT6311_PMIC_RG_VDVFS11_ZXOS_TRIM_SHIFT 0
  800. #define MT6311_PMIC_RG_VDVFS12_ZXOS_TRIM_MASK 0x3F
  801. #define MT6311_PMIC_RG_VDVFS12_ZXOS_TRIM_SHIFT 0
  802. #define MT6311_PMIC_RG_VDVFS11_OC_OFF_MASK 0x1
  803. #define MT6311_PMIC_RG_VDVFS11_OC_OFF_SHIFT 6
  804. #define MT6311_PMIC_RG_VDVFS12_OC_OFF_MASK 0x1
  805. #define MT6311_PMIC_RG_VDVFS12_OC_OFF_SHIFT 7
  806. #define MT6311_PMIC_RG_VDVFS11_PHS_SHED_TRIM_MASK 0xF
  807. #define MT6311_PMIC_RG_VDVFS11_PHS_SHED_TRIM_SHIFT 0
  808. #define MT6311_PMIC_RG_VDVFS11_F2PHS_MASK 0x1
  809. #define MT6311_PMIC_RG_VDVFS11_F2PHS_SHIFT 4
  810. #define MT6311_PMIC_RG_VDVFS11_RS_FORCE_OFF_MASK 0x1
  811. #define MT6311_PMIC_RG_VDVFS11_RS_FORCE_OFF_SHIFT 5
  812. #define MT6311_PMIC_RG_VDVFS12_RS_FORCE_OFF_MASK 0x1
  813. #define MT6311_PMIC_RG_VDVFS12_RS_FORCE_OFF_SHIFT 6
  814. #define MT6311_PMIC_RG_VDVFS11_TM_EN_MASK 0x1
  815. #define MT6311_PMIC_RG_VDVFS11_TM_EN_SHIFT 7
  816. #define MT6311_PMIC_RG_VDVFS11_TM_UGSNS_MASK 0x1
  817. #define MT6311_PMIC_RG_VDVFS11_TM_UGSNS_SHIFT 0
  818. #define MT6311_PMIC_RG_VDVFS1_FBN_SEL_MASK 0x1
  819. #define MT6311_PMIC_RG_VDVFS1_FBN_SEL_SHIFT 1
  820. #define MT6311_PMIC_RGS_VDVFS11_ENPWM_STATUS_MASK 0x1
  821. #define MT6311_PMIC_RGS_VDVFS11_ENPWM_STATUS_SHIFT 0
  822. #define MT6311_PMIC_RGS_VDVFS12_ENPWM_STATUS_MASK 0x1
  823. #define MT6311_PMIC_RGS_VDVFS12_ENPWM_STATUS_SHIFT 1
  824. #define MT6311_PMIC_NI_VDVFS1_COUNT_MASK 0x1
  825. #define MT6311_PMIC_NI_VDVFS1_COUNT_SHIFT 2
  826. #define MT6311_PMIC_VDVFS11_DIG0_RSV0_MASK 0xFF
  827. #define MT6311_PMIC_VDVFS11_DIG0_RSV0_SHIFT 0
  828. #define MT6311_PMIC_VDVFS11_EN_CTRL_MASK 0x1
  829. #define MT6311_PMIC_VDVFS11_EN_CTRL_SHIFT 0
  830. #define MT6311_PMIC_VDVFS11_VOSEL_CTRL_MASK 0x1
  831. #define MT6311_PMIC_VDVFS11_VOSEL_CTRL_SHIFT 1
  832. #define MT6311_PMIC_VDVFS11_DIG0_RSV1_MASK 0x1
  833. #define MT6311_PMIC_VDVFS11_DIG0_RSV1_SHIFT 2
  834. #define MT6311_PMIC_VDVFS11_BURST_CTRL_MASK 0x1
  835. #define MT6311_PMIC_VDVFS11_BURST_CTRL_SHIFT 3
  836. #define MT6311_PMIC_VDVFS11_EN_SEL_MASK 0x3
  837. #define MT6311_PMIC_VDVFS11_EN_SEL_SHIFT 0
  838. #define MT6311_PMIC_VDVFS11_VOSEL_SEL_MASK 0x3
  839. #define MT6311_PMIC_VDVFS11_VOSEL_SEL_SHIFT 2
  840. #define MT6311_PMIC_VDVFS11_DIG0_RSV2_MASK 0x3
  841. #define MT6311_PMIC_VDVFS11_DIG0_RSV2_SHIFT 4
  842. #define MT6311_PMIC_VDVFS11_BURST_SEL_MASK 0x3
  843. #define MT6311_PMIC_VDVFS11_BURST_SEL_SHIFT 6
  844. #define MT6311_PMIC_VDVFS11_EN_MASK 0x1
  845. #define MT6311_PMIC_VDVFS11_EN_SHIFT 0
  846. #define MT6311_PMIC_VDVFS11_STBTD_MASK 0x3
  847. #define MT6311_PMIC_VDVFS11_STBTD_SHIFT 1
  848. #define MT6311_PMIC_QI_VDVFS11_STB_MASK 0x1
  849. #define MT6311_PMIC_QI_VDVFS11_STB_SHIFT 3
  850. #define MT6311_PMIC_QI_VDVFS11_EN_MASK 0x1
  851. #define MT6311_PMIC_QI_VDVFS11_EN_SHIFT 4
  852. #define MT6311_PMIC_QI_VDVFS11_OC_STATUS_MASK 0x1
  853. #define MT6311_PMIC_QI_VDVFS11_OC_STATUS_SHIFT 7
  854. #define MT6311_PMIC_VDVFS11_SFCHG_RRATE_MASK 0x7F
  855. #define MT6311_PMIC_VDVFS11_SFCHG_RRATE_SHIFT 0
  856. #define MT6311_PMIC_VDVFS11_SFCHG_REN_MASK 0x1
  857. #define MT6311_PMIC_VDVFS11_SFCHG_REN_SHIFT 7
  858. #define MT6311_PMIC_VDVFS11_SFCHG_FRATE_MASK 0x7F
  859. #define MT6311_PMIC_VDVFS11_SFCHG_FRATE_SHIFT 0
  860. #define MT6311_PMIC_VDVFS11_SFCHG_FEN_MASK 0x1
  861. #define MT6311_PMIC_VDVFS11_SFCHG_FEN_SHIFT 7
  862. #define MT6311_PMIC_VDVFS11_VOSEL_MASK 0x7F
  863. #define MT6311_PMIC_VDVFS11_VOSEL_SHIFT 0
  864. #define MT6311_PMIC_VDVFS11_VOSEL_ON_MASK 0x7F
  865. #define MT6311_PMIC_VDVFS11_VOSEL_ON_SHIFT 0
  866. #define MT6311_PMIC_VDVFS11_VOSEL_SLEEP_MASK 0x7F
  867. #define MT6311_PMIC_VDVFS11_VOSEL_SLEEP_SHIFT 0
  868. #define MT6311_PMIC_NI_VDVFS11_VOSEL_MASK 0x7F
  869. #define MT6311_PMIC_NI_VDVFS11_VOSEL_SHIFT 0
  870. #define MT6311_PMIC_VDVFS11_BURST_SLEEP_MASK 0x7
  871. #define MT6311_PMIC_VDVFS11_BURST_SLEEP_SHIFT 0
  872. #define MT6311_PMIC_QI_VDVFS11_BURST_MASK 0x7
  873. #define MT6311_PMIC_QI_VDVFS11_BURST_SHIFT 4
  874. #define MT6311_PMIC_VDVFS11_BURST_MASK 0x7
  875. #define MT6311_PMIC_VDVFS11_BURST_SHIFT 0
  876. #define MT6311_PMIC_VDVFS11_BURST_ON_MASK 0x7
  877. #define MT6311_PMIC_VDVFS11_BURST_ON_SHIFT 4
  878. #define MT6311_PMIC_VDVFS11_VSLEEP_EN_MASK 0x1
  879. #define MT6311_PMIC_VDVFS11_VSLEEP_EN_SHIFT 0
  880. #define MT6311_PMIC_VDVFS11_R2R_PDN_MASK 0x1
  881. #define MT6311_PMIC_VDVFS11_R2R_PDN_SHIFT 1
  882. #define MT6311_PMIC_VDVFS11_VSLEEP_SEL_MASK 0x1
  883. #define MT6311_PMIC_VDVFS11_VSLEEP_SEL_SHIFT 2
  884. #define MT6311_PMIC_NI_VDVFS11_R2R_PDN_MASK 0x1
  885. #define MT6311_PMIC_NI_VDVFS11_R2R_PDN_SHIFT 3
  886. #define MT6311_PMIC_NI_VDVFS11_VSLEEP_SEL_MASK 0x1
  887. #define MT6311_PMIC_NI_VDVFS11_VSLEEP_SEL_SHIFT 4
  888. #define MT6311_PMIC_VDVFS11_TRANS_TD_MASK 0x3
  889. #define MT6311_PMIC_VDVFS11_TRANS_TD_SHIFT 0
  890. #define MT6311_PMIC_VDVFS11_TRANS_CTRL_MASK 0x3
  891. #define MT6311_PMIC_VDVFS11_TRANS_CTRL_SHIFT 4
  892. #define MT6311_PMIC_VDVFS11_TRANS_ONCE_MASK 0x1
  893. #define MT6311_PMIC_VDVFS11_TRANS_ONCE_SHIFT 6
  894. #define MT6311_PMIC_NI_VDVFS11_VOSEL_TRANS_MASK 0x1
  895. #define MT6311_PMIC_NI_VDVFS11_VOSEL_TRANS_SHIFT 7
  896. #define MT6311_PMIC_VDVFS12_DIG0_RSV0_MASK 0xFF
  897. #define MT6311_PMIC_VDVFS12_DIG0_RSV0_SHIFT 0
  898. #define MT6311_PMIC_VDVFS12_EN_CTRL_MASK 0x1
  899. #define MT6311_PMIC_VDVFS12_EN_CTRL_SHIFT 0
  900. #define MT6311_PMIC_VDVFS12_VOSEL_CTRL_MASK 0x1
  901. #define MT6311_PMIC_VDVFS12_VOSEL_CTRL_SHIFT 1
  902. #define MT6311_PMIC_VDVFS12_DIG0_RSV1_MASK 0x1
  903. #define MT6311_PMIC_VDVFS12_DIG0_RSV1_SHIFT 2
  904. #define MT6311_PMIC_VDVFS12_BURST_CTRL_MASK 0x1
  905. #define MT6311_PMIC_VDVFS12_BURST_CTRL_SHIFT 3
  906. #define MT6311_PMIC_VDVFS12_EN_SEL_MASK 0x3
  907. #define MT6311_PMIC_VDVFS12_EN_SEL_SHIFT 0
  908. #define MT6311_PMIC_VDVFS12_VOSEL_SEL_MASK 0x3
  909. #define MT6311_PMIC_VDVFS12_VOSEL_SEL_SHIFT 2
  910. #define MT6311_PMIC_VDVFS12_DIG0_RSV2_MASK 0x3
  911. #define MT6311_PMIC_VDVFS12_DIG0_RSV2_SHIFT 4
  912. #define MT6311_PMIC_VDVFS12_BURST_SEL_MASK 0x3
  913. #define MT6311_PMIC_VDVFS12_BURST_SEL_SHIFT 6
  914. #define MT6311_PMIC_VDVFS12_EN_MASK 0x1
  915. #define MT6311_PMIC_VDVFS12_EN_SHIFT 0
  916. #define MT6311_PMIC_VDVFS12_STBTD_MASK 0x3
  917. #define MT6311_PMIC_VDVFS12_STBTD_SHIFT 1
  918. #define MT6311_PMIC_QI_VDVFS12_STB_MASK 0x1
  919. #define MT6311_PMIC_QI_VDVFS12_STB_SHIFT 3
  920. #define MT6311_PMIC_QI_VDVFS12_EN_MASK 0x1
  921. #define MT6311_PMIC_QI_VDVFS12_EN_SHIFT 4
  922. #define MT6311_PMIC_QI_VDVFS12_OC_STATUS_MASK 0x1
  923. #define MT6311_PMIC_QI_VDVFS12_OC_STATUS_SHIFT 7
  924. #define MT6311_PMIC_VDVFS12_SFCHG_RRATE_MASK 0x7F
  925. #define MT6311_PMIC_VDVFS12_SFCHG_RRATE_SHIFT 0
  926. #define MT6311_PMIC_VDVFS12_SFCHG_REN_MASK 0x1
  927. #define MT6311_PMIC_VDVFS12_SFCHG_REN_SHIFT 7
  928. #define MT6311_PMIC_VDVFS12_SFCHG_FRATE_MASK 0x7F
  929. #define MT6311_PMIC_VDVFS12_SFCHG_FRATE_SHIFT 0
  930. #define MT6311_PMIC_VDVFS12_SFCHG_FEN_MASK 0x1
  931. #define MT6311_PMIC_VDVFS12_SFCHG_FEN_SHIFT 7
  932. #define MT6311_PMIC_VDVFS12_VOSEL_MASK 0x7F
  933. #define MT6311_PMIC_VDVFS12_VOSEL_SHIFT 0
  934. #define MT6311_PMIC_VDVFS12_VOSEL_ON_MASK 0x7F
  935. #define MT6311_PMIC_VDVFS12_VOSEL_ON_SHIFT 0
  936. #define MT6311_PMIC_VDVFS12_VOSEL_SLEEP_MASK 0x7F
  937. #define MT6311_PMIC_VDVFS12_VOSEL_SLEEP_SHIFT 0
  938. #define MT6311_PMIC_NI_VDVFS12_VOSEL_MASK 0x7F
  939. #define MT6311_PMIC_NI_VDVFS12_VOSEL_SHIFT 0
  940. #define MT6311_PMIC_VDVFS12_BURST_SLEEP_MASK 0x7
  941. #define MT6311_PMIC_VDVFS12_BURST_SLEEP_SHIFT 0
  942. #define MT6311_PMIC_QI_VDVFS12_BURST_MASK 0x7
  943. #define MT6311_PMIC_QI_VDVFS12_BURST_SHIFT 4
  944. #define MT6311_PMIC_VDVFS12_BURST_MASK 0x7
  945. #define MT6311_PMIC_VDVFS12_BURST_SHIFT 0
  946. #define MT6311_PMIC_VDVFS12_BURST_ON_MASK 0x7
  947. #define MT6311_PMIC_VDVFS12_BURST_ON_SHIFT 4
  948. #define MT6311_PMIC_VDVFS12_VSLEEP_EN_MASK 0x1
  949. #define MT6311_PMIC_VDVFS12_VSLEEP_EN_SHIFT 0
  950. #define MT6311_PMIC_VDVFS12_R2R_PDN_MASK 0x1
  951. #define MT6311_PMIC_VDVFS12_R2R_PDN_SHIFT 1
  952. #define MT6311_PMIC_VDVFS12_VSLEEP_SEL_MASK 0x1
  953. #define MT6311_PMIC_VDVFS12_VSLEEP_SEL_SHIFT 2
  954. #define MT6311_PMIC_NI_VDVFS12_R2R_PDN_MASK 0x1
  955. #define MT6311_PMIC_NI_VDVFS12_R2R_PDN_SHIFT 3
  956. #define MT6311_PMIC_NI_VDVFS12_VSLEEP_SEL_MASK 0x1
  957. #define MT6311_PMIC_NI_VDVFS12_VSLEEP_SEL_SHIFT 4
  958. #define MT6311_PMIC_VDVFS12_TRANS_TD_MASK 0x3
  959. #define MT6311_PMIC_VDVFS12_TRANS_TD_SHIFT 0
  960. #define MT6311_PMIC_VDVFS12_TRANS_CTRL_MASK 0x3
  961. #define MT6311_PMIC_VDVFS12_TRANS_CTRL_SHIFT 4
  962. #define MT6311_PMIC_VDVFS12_TRANS_ONCE_MASK 0x1
  963. #define MT6311_PMIC_VDVFS12_TRANS_ONCE_SHIFT 6
  964. #define MT6311_PMIC_NI_VDVFS12_VOSEL_TRANS_MASK 0x1
  965. #define MT6311_PMIC_NI_VDVFS12_VOSEL_TRANS_SHIFT 7
  966. #define MT6311_PMIC_K_RST_DONE_MASK 0x1
  967. #define MT6311_PMIC_K_RST_DONE_SHIFT 0
  968. #define MT6311_PMIC_K_MAP_SEL_MASK 0x1
  969. #define MT6311_PMIC_K_MAP_SEL_SHIFT 1
  970. #define MT6311_PMIC_K_ONCE_EN_MASK 0x1
  971. #define MT6311_PMIC_K_ONCE_EN_SHIFT 2
  972. #define MT6311_PMIC_K_ONCE_MASK 0x1
  973. #define MT6311_PMIC_K_ONCE_SHIFT 3
  974. #define MT6311_PMIC_K_START_MANUAL_MASK 0x1
  975. #define MT6311_PMIC_K_START_MANUAL_SHIFT 4
  976. #define MT6311_PMIC_K_SRC_SEL_MASK 0x1
  977. #define MT6311_PMIC_K_SRC_SEL_SHIFT 5
  978. #define MT6311_PMIC_K_AUTO_EN_MASK 0x1
  979. #define MT6311_PMIC_K_AUTO_EN_SHIFT 6
  980. #define MT6311_PMIC_K_INV_MASK 0x1
  981. #define MT6311_PMIC_K_INV_SHIFT 7
  982. #define MT6311_PMIC_K_CONTROL_SMPS_MASK 0x3F
  983. #define MT6311_PMIC_K_CONTROL_SMPS_SHIFT 0
  984. #define MT6311_PMIC_QI_SMPS_OSC_CAL_MASK 0x3F
  985. #define MT6311_PMIC_QI_SMPS_OSC_CAL_SHIFT 0
  986. #define MT6311_PMIC_K_RESULT_MASK 0x1
  987. #define MT6311_PMIC_K_RESULT_SHIFT 0
  988. #define MT6311_PMIC_K_DONE_MASK 0x1
  989. #define MT6311_PMIC_K_DONE_SHIFT 1
  990. #define MT6311_PMIC_K_CONTROL_MASK 0x3F
  991. #define MT6311_PMIC_K_CONTROL_SHIFT 2
  992. #define MT6311_PMIC_K_BUCK_CK_CNT_8_MASK 0x1
  993. #define MT6311_PMIC_K_BUCK_CK_CNT_8_SHIFT 0
  994. #define MT6311_PMIC_K_BUCK_CK_CNT_7_0_MASK 0xFF
  995. #define MT6311_PMIC_K_BUCK_CK_CNT_7_0_SHIFT 0
  996. #define MT6311_PMIC_AUXADC_ADC_OUT_CH0_MASK 0x3F
  997. #define MT6311_PMIC_AUXADC_ADC_OUT_CH0_SHIFT 0
  998. #define MT6311_PMIC_AUXADC_ADC_RDY_CH0_MASK 0x1
  999. #define MT6311_PMIC_AUXADC_ADC_RDY_CH0_SHIFT 7
  1000. #define MT6311_PMIC_AUXADC_ADC_OUT_CH1_MASK 0x3F
  1001. #define MT6311_PMIC_AUXADC_ADC_OUT_CH1_SHIFT 0
  1002. #define MT6311_PMIC_AUXADC_ADC_RDY_CH1_MASK 0x1
  1003. #define MT6311_PMIC_AUXADC_ADC_RDY_CH1_SHIFT 7
  1004. #define MT6311_PMIC_AUXADC_ADC_OUT_CSM_MASK 0x3F
  1005. #define MT6311_PMIC_AUXADC_ADC_OUT_CSM_SHIFT 0
  1006. #define MT6311_PMIC_AUXADC_ADC_RDY_CSM_MASK 0x1
  1007. #define MT6311_PMIC_AUXADC_ADC_RDY_CSM_SHIFT 7
  1008. #define MT6311_PMIC_AUXADC_ADC_OUT_DIV2_MASK 0x3F
  1009. #define MT6311_PMIC_AUXADC_ADC_OUT_DIV2_SHIFT 0
  1010. #define MT6311_PMIC_AUXADC_ADC_RDY_DIV2_MASK 0x1
  1011. #define MT6311_PMIC_AUXADC_ADC_RDY_DIV2_SHIFT 7
  1012. #define MT6311_PMIC_AUXADC_ADC_BUSY_IN_MASK 0xFF
  1013. #define MT6311_PMIC_AUXADC_ADC_BUSY_IN_SHIFT 0
  1014. #define MT6311_PMIC_AUXADC_RQST_CH0_MASK 0x1
  1015. #define MT6311_PMIC_AUXADC_RQST_CH0_SHIFT 0
  1016. #define MT6311_PMIC_AUXADC_RQST_CH1_MASK 0x1
  1017. #define MT6311_PMIC_AUXADC_RQST_CH1_SHIFT 1
  1018. #define MT6311_PMIC_AUXADC_RQST_CH2_MASK 0x1
  1019. #define MT6311_PMIC_AUXADC_RQST_CH2_SHIFT 2
  1020. #define MT6311_PMIC_AUXADC_EN_CSM_SW_MASK 0x1
  1021. #define MT6311_PMIC_AUXADC_EN_CSM_SW_SHIFT 0
  1022. #define MT6311_PMIC_AUXADC_EN_CSM_SEL_MASK 0x1
  1023. #define MT6311_PMIC_AUXADC_EN_CSM_SEL_SHIFT 1
  1024. #define MT6311_PMIC_RG_TEST_AUXADC_MASK 0x1
  1025. #define MT6311_PMIC_RG_TEST_AUXADC_SHIFT 2
  1026. #define MT6311_PMIC_AUXADC_CK_AON_GPS_MASK 0x1
  1027. #define MT6311_PMIC_AUXADC_CK_AON_GPS_SHIFT 3
  1028. #define MT6311_PMIC_AUXADC_CK_AON_MD_MASK 0x1
  1029. #define MT6311_PMIC_AUXADC_CK_AON_MD_SHIFT 4
  1030. #define MT6311_PMIC_AUXADC_CK_AON_MASK 0x1
  1031. #define MT6311_PMIC_AUXADC_CK_AON_SHIFT 5
  1032. #define MT6311_PMIC_AUXADC_CK_ON_EXTD_MASK 0x3F
  1033. #define MT6311_PMIC_AUXADC_CK_ON_EXTD_SHIFT 0
  1034. #define MT6311_PMIC_AUXADC_SPL_NUM_MASK 0xFF
  1035. #define MT6311_PMIC_AUXADC_SPL_NUM_SHIFT 0
  1036. #define MT6311_PMIC_AUXADC_AVG_NUM_SMALL_MASK 0x7
  1037. #define MT6311_PMIC_AUXADC_AVG_NUM_SMALL_SHIFT 0
  1038. #define MT6311_PMIC_AUXADC_AVG_NUM_LARGE_MASK 0x7
  1039. #define MT6311_PMIC_AUXADC_AVG_NUM_LARGE_SHIFT 3
  1040. #define MT6311_PMIC_AUXADC_AVG_NUM_SEL_MASK 0xFF
  1041. #define MT6311_PMIC_AUXADC_AVG_NUM_SEL_SHIFT 0
  1042. #define MT6311_PMIC_AUXADC_TRIM_CH0_SEL_MASK 0x3
  1043. #define MT6311_PMIC_AUXADC_TRIM_CH0_SEL_SHIFT 0
  1044. #define MT6311_PMIC_AUXADC_TRIM_CH1_SEL_MASK 0x3
  1045. #define MT6311_PMIC_AUXADC_TRIM_CH1_SEL_SHIFT 2
  1046. #define MT6311_PMIC_AUXADC_TRIM_CH2_SEL_MASK 0x3
  1047. #define MT6311_PMIC_AUXADC_TRIM_CH2_SEL_SHIFT 4
  1048. #define MT6311_PMIC_AUXADC_TRIM_CH3_SEL_MASK 0x3
  1049. #define MT6311_PMIC_AUXADC_TRIM_CH3_SEL_SHIFT 6
  1050. #define MT6311_PMIC_AUXADC_CON6_RSV0_MASK 0x1
  1051. #define MT6311_PMIC_AUXADC_CON6_RSV0_SHIFT 0
  1052. #define MT6311_PMIC_RG_ADC_2S_COMP_ENB_MASK 0x1
  1053. #define MT6311_PMIC_RG_ADC_2S_COMP_ENB_SHIFT 1
  1054. #define MT6311_PMIC_RG_ADC_TRIM_COMP_MASK 0x1
  1055. #define MT6311_PMIC_RG_ADC_TRIM_COMP_SHIFT 2
  1056. #define MT6311_PMIC_AUXADC_OUT_SEL_MASK 0x1
  1057. #define MT6311_PMIC_AUXADC_OUT_SEL_SHIFT 3
  1058. #define MT6311_PMIC_AUXADC_ADC_PWDB_SWCTRL_MASK 0x1
  1059. #define MT6311_PMIC_AUXADC_ADC_PWDB_SWCTRL_SHIFT 4
  1060. #define MT6311_PMIC_AUXADC_QI_VDVFS1_CSM_EN_SW_MASK 0x1
  1061. #define MT6311_PMIC_AUXADC_QI_VDVFS1_CSM_EN_SW_SHIFT 5
  1062. #define MT6311_PMIC_AUXADC_QI_VDVFS11_CSM_EN_MASK 0x1
  1063. #define MT6311_PMIC_AUXADC_QI_VDVFS11_CSM_EN_SHIFT 6
  1064. #define MT6311_PMIC_AUXADC_QI_VDVFS12_CSM_EN_MASK 0x1
  1065. #define MT6311_PMIC_AUXADC_QI_VDVFS12_CSM_EN_SHIFT 7
  1066. #define MT6311_PMIC_AUXADC_SW_GAIN_TRIM_MASK 0xFF
  1067. #define MT6311_PMIC_AUXADC_SW_GAIN_TRIM_SHIFT 0
  1068. #define MT6311_PMIC_AUXADC_SW_OFFSET_TRIM_MASK 0xFF
  1069. #define MT6311_PMIC_AUXADC_SW_OFFSET_TRIM_SHIFT 0
  1070. #define MT6311_PMIC_AUXADC_RNG_EN_MASK 0x1
  1071. #define MT6311_PMIC_AUXADC_RNG_EN_SHIFT 0
  1072. #define MT6311_PMIC_AUXADC_DATA_REUSE_SEL_MASK 0x3
  1073. #define MT6311_PMIC_AUXADC_DATA_REUSE_SEL_SHIFT 1
  1074. #define MT6311_PMIC_AUXADC_TEST_MODE_MASK 0x1
  1075. #define MT6311_PMIC_AUXADC_TEST_MODE_SHIFT 3
  1076. #define MT6311_PMIC_AUXADC_BIT_SEL_MASK 0x1
  1077. #define MT6311_PMIC_AUXADC_BIT_SEL_SHIFT 4
  1078. #define MT6311_PMIC_AUXADC_START_SW_MASK 0x1
  1079. #define MT6311_PMIC_AUXADC_START_SW_SHIFT 5
  1080. #define MT6311_PMIC_AUXADC_START_SWCTRL_MASK 0x1
  1081. #define MT6311_PMIC_AUXADC_START_SWCTRL_SHIFT 6
  1082. #define MT6311_PMIC_AUXADC_ADC_PWDB_MASK 0x1
  1083. #define MT6311_PMIC_AUXADC_ADC_PWDB_SHIFT 7
  1084. #define MT6311_PMIC_AD_AUXADC_COMP_MASK 0x1
  1085. #define MT6311_PMIC_AD_AUXADC_COMP_SHIFT 0
  1086. #define MT6311_PMIC_AUXADC_DA_DAC_SWCTRL_MASK 0x1
  1087. #define MT6311_PMIC_AUXADC_DA_DAC_SWCTRL_SHIFT 1
  1088. #define MT6311_PMIC_AUXADC_DA_DAC_MASK 0xFF
  1089. #define MT6311_PMIC_AUXADC_DA_DAC_SHIFT 0
  1090. #define MT6311_PMIC_AUXADC_SWCTRL_EN_MASK 0x1
  1091. #define MT6311_PMIC_AUXADC_SWCTRL_EN_SHIFT 0
  1092. #define MT6311_PMIC_AUXADC_CHSEL_MASK 0xF
  1093. #define MT6311_PMIC_AUXADC_CHSEL_SHIFT 1
  1094. #define MT6311_PMIC_AUXADC_ADCIN_BATON_TED_EN_MASK 0x1
  1095. #define MT6311_PMIC_AUXADC_ADCIN_BATON_TED_EN_SHIFT 5
  1096. #define MT6311_PMIC_AUXADC_ADCIN_CHRIN_EN_MASK 0x1
  1097. #define MT6311_PMIC_AUXADC_ADCIN_CHRIN_EN_SHIFT 0
  1098. #define MT6311_PMIC_AUXADC_ADCIN_BATSNS_EN_MASK 0x1
  1099. #define MT6311_PMIC_AUXADC_ADCIN_BATSNS_EN_SHIFT 1
  1100. #define MT6311_PMIC_AUXADC_ADCIN_CS_EN_MASK 0x1
  1101. #define MT6311_PMIC_AUXADC_ADCIN_CS_EN_SHIFT 2
  1102. #define MT6311_PMIC_AUXADC_DAC_EXTD_EN_MASK 0x1
  1103. #define MT6311_PMIC_AUXADC_DAC_EXTD_EN_SHIFT 0
  1104. #define MT6311_PMIC_AUXADC_DAC_EXTD_MASK 0xF
  1105. #define MT6311_PMIC_AUXADC_DAC_EXTD_SHIFT 1
  1106. #define MT6311_PMIC_AUXADC_DIG1_RSV1_MASK 0x7
  1107. #define MT6311_PMIC_AUXADC_DIG1_RSV1_SHIFT 5
  1108. #define MT6311_PMIC_AUXADC_DIG0_RSV1_MASK 0xF
  1109. #define MT6311_PMIC_AUXADC_DIG0_RSV1_SHIFT 0
  1110. #define MT6311_PMIC_AUXADC_RO_RSV1_MASK 0x1
  1111. #define MT6311_PMIC_AUXADC_RO_RSV1_SHIFT 4
  1112. #define MT6311_PMIC_LBAT_MAX_IRQ_MASK 0x1
  1113. #define MT6311_PMIC_LBAT_MAX_IRQ_SHIFT 5
  1114. #define MT6311_PMIC_LBAT_MIN_IRQ_MASK 0x1
  1115. #define MT6311_PMIC_LBAT_MIN_IRQ_SHIFT 6
  1116. #define MT6311_PMIC_AUXADC_AUTORPT_EN_MASK 0x1
  1117. #define MT6311_PMIC_AUXADC_AUTORPT_EN_SHIFT 7
  1118. #define MT6311_PMIC_AUXADC_AUTORPT_PRD_MASK 0xFF
  1119. #define MT6311_PMIC_AUXADC_AUTORPT_PRD_SHIFT 0
  1120. #define MT6311_PMIC_AUXADC_LBAT_DEBT_MIN_MASK 0xFF
  1121. #define MT6311_PMIC_AUXADC_LBAT_DEBT_MIN_SHIFT 0
  1122. #define MT6311_PMIC_AUXADC_LBAT_DEBT_MAX_MASK 0xFF
  1123. #define MT6311_PMIC_AUXADC_LBAT_DEBT_MAX_SHIFT 0
  1124. #define MT6311_PMIC_AUXADC_LBAT_DET_PRD_7_0_MASK 0xFF
  1125. #define MT6311_PMIC_AUXADC_LBAT_DET_PRD_7_0_SHIFT 0
  1126. #define MT6311_PMIC_AUXADC_LBAT_DET_PRD_15_8_MASK 0xFF
  1127. #define MT6311_PMIC_AUXADC_LBAT_DET_PRD_15_8_SHIFT 0
  1128. #define MT6311_PMIC_AUXADC_LBAT_DET_PRD_19_16_MASK 0xF
  1129. #define MT6311_PMIC_AUXADC_LBAT_DET_PRD_19_16_SHIFT 0
  1130. #define MT6311_PMIC_AUXADC_LBAT_MAX_IRQ_B_MASK 0x1
  1131. #define MT6311_PMIC_AUXADC_LBAT_MAX_IRQ_B_SHIFT 0
  1132. #define MT6311_PMIC_AUXADC_LBAT_EN_MAX_MASK 0x1
  1133. #define MT6311_PMIC_AUXADC_LBAT_EN_MAX_SHIFT 1
  1134. #define MT6311_PMIC_AUXADC_LBAT_IRQ_EN_MAX_MASK 0x1
  1135. #define MT6311_PMIC_AUXADC_LBAT_IRQ_EN_MAX_SHIFT 2
  1136. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MAX_0_MASK 0xF
  1137. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MAX_0_SHIFT 3
  1138. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MAX_1_MASK 0xFF
  1139. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MAX_1_SHIFT 0
  1140. #define MT6311_PMIC_AUXADC_LBAT_MIN_IRQ_B_MASK 0x1
  1141. #define MT6311_PMIC_AUXADC_LBAT_MIN_IRQ_B_SHIFT 0
  1142. #define MT6311_PMIC_AUXADC_LBAT_EN_MIN_MASK 0x1
  1143. #define MT6311_PMIC_AUXADC_LBAT_EN_MIN_SHIFT 1
  1144. #define MT6311_PMIC_AUXADC_LBAT_IRQ_EN_MIN_MASK 0x1
  1145. #define MT6311_PMIC_AUXADC_LBAT_IRQ_EN_MIN_SHIFT 2
  1146. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MIN_0_MASK 0xF
  1147. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MIN_0_SHIFT 3
  1148. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MIN_1_MASK 0xFF
  1149. #define MT6311_PMIC_AUXADC_LBAT_VOLT_MIN_1_SHIFT 0
  1150. #define MT6311_PMIC_AUXADC_LBAT_DEBOUNCE_COUNT_MAX_MASK 0xFF
  1151. #define MT6311_PMIC_AUXADC_LBAT_DEBOUNCE_COUNT_MAX_SHIFT 0
  1152. #define MT6311_PMIC_AUXADC_LBAT_DEBOUNCE_COUNT_MIN_MASK 0xFF
  1153. #define MT6311_PMIC_AUXADC_LBAT_DEBOUNCE_COUNT_MIN_SHIFT 0
  1154. #define MT6311_PMIC_AUXADC_ENPWM1_SEL_MASK 0x1
  1155. #define MT6311_PMIC_AUXADC_ENPWM1_SEL_SHIFT 0
  1156. #define MT6311_PMIC_AUXADC_ENPWM1_SW_MASK 0x1
  1157. #define MT6311_PMIC_AUXADC_ENPWM1_SW_SHIFT 1
  1158. #define MT6311_PMIC_AUXADC_ENPWM2_SEL_MASK 0x1
  1159. #define MT6311_PMIC_AUXADC_ENPWM2_SEL_SHIFT 2
  1160. #define MT6311_PMIC_AUXADC_ENPWM2_SW_MASK 0x1
  1161. #define MT6311_PMIC_AUXADC_ENPWM2_SW_SHIFT 3
  1162. #define MT6311_PMIC_QI_VBIASN_OC_STATUS_MASK 0x1
  1163. #define MT6311_PMIC_QI_VBIASN_OC_STATUS_SHIFT 0
  1164. #define MT6311_PMIC_RG_VBIASN_ON_CTRL_MASK 0x1
  1165. #define MT6311_PMIC_RG_VBIASN_ON_CTRL_SHIFT 1
  1166. #define MT6311_PMIC_RG_VBIASN_MODE_SET_MASK 0x1
  1167. #define MT6311_PMIC_RG_VBIASN_MODE_SET_SHIFT 2
  1168. #define MT6311_PMIC_RG_VBIASN_MODE_CTRL_MASK 0x1
  1169. #define MT6311_PMIC_RG_VBIASN_MODE_CTRL_SHIFT 3
  1170. #define MT6311_PMIC_RG_VBIASN_STBTD_MASK 0x3
  1171. #define MT6311_PMIC_RG_VBIASN_STBTD_SHIFT 4
  1172. #define MT6311_PMIC_QI_VBIASN_MODE_MASK 0x1
  1173. #define MT6311_PMIC_QI_VBIASN_MODE_SHIFT 6
  1174. #define MT6311_PMIC_QI_VBIASN_EN_MASK 0x1
  1175. #define MT6311_PMIC_QI_VBIASN_EN_SHIFT 7
  1176. #define MT6311_PMIC_QI_VBIASN_OCFB_EN_MASK 0x1
  1177. #define MT6311_PMIC_QI_VBIASN_OCFB_EN_SHIFT 3
  1178. #define MT6311_PMIC_RG_VBIASN_OCFB_EN_MASK 0x1
  1179. #define MT6311_PMIC_RG_VBIASN_OCFB_EN_SHIFT 5
  1180. #define MT6311_PMIC_LDO_DEGTD_SEL_MASK 0x3
  1181. #define MT6311_PMIC_LDO_DEGTD_SEL_SHIFT 6
  1182. #define MT6311_PMIC_RG_VBIASN_DIS_SEL_MASK 0x3
  1183. #define MT6311_PMIC_RG_VBIASN_DIS_SEL_SHIFT 0
  1184. #define MT6311_PMIC_RG_VBIASN_TRANS_EN_MASK 0x1
  1185. #define MT6311_PMIC_RG_VBIASN_TRANS_EN_SHIFT 2
  1186. #define MT6311_PMIC_RG_VBIASN_TRANS_CTRL_MASK 0x3
  1187. #define MT6311_PMIC_RG_VBIASN_TRANS_CTRL_SHIFT 4
  1188. #define MT6311_PMIC_RG_VBIASN_TRANS_ONCE_MASK 0x1
  1189. #define MT6311_PMIC_RG_VBIASN_TRANS_ONCE_SHIFT 6
  1190. #define MT6311_PMIC_QI_VBIASN_CHR_MASK 0x1
  1191. #define MT6311_PMIC_QI_VBIASN_CHR_SHIFT 7
  1192. #define MT6311_PMIC_RG_VBIASN_EN_MASK 0x1
  1193. #define MT6311_PMIC_RG_VBIASN_EN_SHIFT 0
  1194. #define MT6311_PMIC_LDO_RSV_MASK 0xFF
  1195. #define MT6311_PMIC_LDO_RSV_SHIFT 0
  1196. #define MT6311_PMIC_FQMTR_TCKSEL_MASK 0x7
  1197. #define MT6311_PMIC_FQMTR_TCKSEL_SHIFT 0
  1198. #define MT6311_PMIC_FQMTR_BUSY_MASK 0x1
  1199. #define MT6311_PMIC_FQMTR_BUSY_SHIFT 3
  1200. #define MT6311_PMIC_FQMTR_EN_MASK 0x1
  1201. #define MT6311_PMIC_FQMTR_EN_SHIFT 7
  1202. #define MT6311_PMIC_FQMTR_WINSET_1_MASK 0xFF
  1203. #define MT6311_PMIC_FQMTR_WINSET_1_SHIFT 0
  1204. #define MT6311_PMIC_FQMTR_WINSET_0_MASK 0xFF
  1205. #define MT6311_PMIC_FQMTR_WINSET_0_SHIFT 0
  1206. #define MT6311_PMIC_FQMTR_DATA_1_MASK 0xFF
  1207. #define MT6311_PMIC_FQMTR_DATA_1_SHIFT 0
  1208. #define MT6311_PMIC_FQMTR_DATA_0_MASK 0xFF
  1209. #define MT6311_PMIC_FQMTR_DATA_0_SHIFT 0
  1210. /*
  1211. *APIs
  1212. */
  1213. extern unsigned char mt6311_get_cid(void);
  1214. extern unsigned char mt6311_get_swcid(void);
  1215. extern unsigned char mt6311_get_hwcid(void);
  1216. extern void mt6311_set_gpio0_dir(unsigned char val);
  1217. extern void mt6311_set_gpio1_dir(unsigned char val);
  1218. extern void mt6311_set_gpio0_dinv(unsigned char val);
  1219. extern void mt6311_set_gpio1_dinv(unsigned char val);
  1220. extern void mt6311_set_gpio0_dout(unsigned char val);
  1221. extern void mt6311_set_gpio1_dout(unsigned char val);
  1222. extern unsigned char mt6311_get_gpio0_din(void);
  1223. extern unsigned char mt6311_get_gpio1_din(void);
  1224. extern void mt6311_set_gpio0_mode(unsigned char val);
  1225. extern void mt6311_set_gpio1_mode(unsigned char val);
  1226. extern unsigned char mt6311_get_test_out(void);
  1227. extern void mt6311_set_rg_mon_grp_sel(unsigned char val);
  1228. extern void mt6311_set_rg_mon_flag_sel(unsigned char val);
  1229. extern void mt6311_set_dig_testmode(unsigned char val);
  1230. extern void mt6311_set_pmu_testmode(unsigned char val);
  1231. extern void mt6311_set_rg_srclken_in_hw_mode(unsigned char val);
  1232. extern void mt6311_set_rg_srclken_in_en(unsigned char val);
  1233. extern void mt6311_set_rg_buck_lp_hw_mode(unsigned char val);
  1234. extern void mt6311_set_rg_buck_lp_en(unsigned char val);
  1235. extern void mt6311_set_rg_osc_en(unsigned char val);
  1236. extern void mt6311_set_rg_osc_en_hw_mode(unsigned char val);
  1237. extern void mt6311_set_rg_srclken_in_sync_en(unsigned char val);
  1238. extern void mt6311_set_rg_strup_rsv_hw_mode(unsigned char val);
  1239. extern void mt6311_set_rg_buck_ref_ck_tstsel(unsigned char val);
  1240. extern void mt6311_set_rg_fqmtr_ck_tstsel(unsigned char val);
  1241. extern void mt6311_set_rg_smps_ck_tstsel(unsigned char val);
  1242. extern void mt6311_set_rg_pmu75k_ck_tstsel(unsigned char val);
  1243. extern void mt6311_set_rg_smps_ck_tst_dis(unsigned char val);
  1244. extern void mt6311_set_rg_pmu75k_ck_tst_dis(unsigned char val);
  1245. extern void mt6311_set_rg_buck_ana_auto_off_dis(unsigned char val);
  1246. extern void mt6311_set_rg_buck_ref_ck_pdn(unsigned char val);
  1247. extern void mt6311_set_rg_buck_ck_pdn(unsigned char val);
  1248. extern void mt6311_set_rg_buck_1m_ck_pdn(unsigned char val);
  1249. extern void mt6311_set_rg_intrp_ck_pdn(unsigned char val);
  1250. extern void mt6311_set_rg_efuse_ck_pdn(unsigned char val);
  1251. extern void mt6311_set_rg_strup_75k_ck_pdn(unsigned char val);
  1252. extern void mt6311_set_rg_buck_ana_ck_pdn(unsigned char val);
  1253. extern void mt6311_set_rg_trim_75k_ck_pdn(unsigned char val);
  1254. extern void mt6311_set_rg_auxadc_ck_pdn(unsigned char val);
  1255. extern void mt6311_set_rg_auxadc_1m_ck_pdn(unsigned char val);
  1256. extern void mt6311_set_rg_stb_75k_ck_pdn(unsigned char val);
  1257. extern void mt6311_set_rg_fqmtr_ck_pdn(unsigned char val);
  1258. extern void mt6311_set_top_ckpdn_con2_rsv(unsigned char val);
  1259. extern void mt6311_set_rg_buck_1m_ck_pdn_hwen(unsigned char val);
  1260. extern void mt6311_set_rg_efuse_ck_pdn_hwen(unsigned char val);
  1261. extern void mt6311_set_rg_auxadc_rst(unsigned char val);
  1262. extern void mt6311_set_rg_fqmtr_rst(unsigned char val);
  1263. extern void mt6311_set_rg_clk_trim_rst(unsigned char val);
  1264. extern void mt6311_set_rg_efuse_man_rst(unsigned char val);
  1265. extern void mt6311_set_rg_wdtrstb_mode(unsigned char val);
  1266. extern void mt6311_set_rg_wdtrstb_en(unsigned char val);
  1267. extern void mt6311_set_wdtrstb_status_clr(unsigned char val);
  1268. extern unsigned char mt6311_get_wdtrstb_status(void);
  1269. extern void mt6311_set_rg_int_pol(unsigned char val);
  1270. extern void mt6311_set_rg_int_en(unsigned char val);
  1271. extern void mt6311_set_i2c_config(unsigned char val);
  1272. extern unsigned char mt6311_get_rg_lbat_min_int_status(void);
  1273. extern unsigned char mt6311_get_rg_lbat_max_int_status(void);
  1274. extern unsigned char mt6311_get_rg_thr_l_int_status(void);
  1275. extern unsigned char mt6311_get_rg_thr_h_int_status(void);
  1276. extern unsigned char mt6311_get_rg_buck_oc_int_status(void);
  1277. extern void mt6311_set_thr_det_dis(unsigned char val);
  1278. extern void mt6311_set_thr_hwpdn_en(unsigned char val);
  1279. extern void mt6311_set_strup_dig0_rsv0(unsigned char val);
  1280. extern void mt6311_set_rg_usbdl_en(unsigned char val);
  1281. extern void mt6311_set_rg_test_strup(unsigned char val);
  1282. extern void mt6311_set_rg_test_strup_thr_in(unsigned char val);
  1283. extern void mt6311_set_strup_dig1_rsv0(unsigned char val);
  1284. extern void mt6311_set_thr_test(unsigned char val);
  1285. extern unsigned char mt6311_get_pmu_thr_deb(void);
  1286. extern unsigned char mt6311_get_pmu_thr_status(void);
  1287. extern void mt6311_set_strup_pwron(unsigned char val);
  1288. extern void mt6311_set_strup_pwron_sel(unsigned char val);
  1289. extern void mt6311_set_bias_gen_en(unsigned char val);
  1290. extern void mt6311_set_bias_gen_en_sel(unsigned char val);
  1291. extern void mt6311_set_rtc_xosc32_enb_sw(unsigned char val);
  1292. extern void mt6311_set_rtc_xosc32_enb_sel(unsigned char val);
  1293. extern void mt6311_set_strup_dig_io_pg_force(unsigned char val);
  1294. extern void mt6311_set_dduvlo_deb_en(unsigned char val);
  1295. extern void mt6311_set_pwrbb_deb_en(unsigned char val);
  1296. extern void mt6311_set_strup_osc_en(unsigned char val);
  1297. extern void mt6311_set_strup_osc_en_sel(unsigned char val);
  1298. extern void mt6311_set_strup_ft_ctrl(unsigned char val);
  1299. extern void mt6311_set_strup_pwron_force(unsigned char val);
  1300. extern void mt6311_set_bias_gen_en_force(unsigned char val);
  1301. extern void mt6311_set_vdvfs11_pg_h2l_en(unsigned char val);
  1302. extern void mt6311_set_vdvfs12_pg_h2l_en(unsigned char val);
  1303. extern void mt6311_set_vbiasn_pg_h2l_en(unsigned char val);
  1304. extern void mt6311_set_vdvfs11_pg_enb(unsigned char val);
  1305. extern void mt6311_set_vdvfs12_pg_enb(unsigned char val);
  1306. extern void mt6311_set_vbiasn_pg_enb(unsigned char val);
  1307. extern void mt6311_set_rg_ext_pmic_en_pg_enb(unsigned char val);
  1308. extern void mt6311_set_rg_pre_pwron_en(unsigned char val);
  1309. extern void mt6311_set_rg_pre_pwron_swctrl(unsigned char val);
  1310. extern void mt6311_set_clr_just_rst(unsigned char val);
  1311. extern void mt6311_set_uvlo_l2h_deb_en(unsigned char val);
  1312. extern void mt6311_set_rg_bgr_test_ckin_en(unsigned char val);
  1313. extern unsigned char mt6311_get_qi_osc_en(void);
  1314. extern void mt6311_set_rg_strup_pmu_pwron_sel(unsigned char val);
  1315. extern void mt6311_set_rg_strup_pmu_pwron_en(unsigned char val);
  1316. extern void mt6311_set_strup_auxadc_start_sw(unsigned char val);
  1317. extern void mt6311_set_strup_auxadc_rstb_sw(unsigned char val);
  1318. extern void mt6311_set_strup_auxadc_start_sel(unsigned char val);
  1319. extern void mt6311_set_strup_auxadc_rstb_sel(unsigned char val);
  1320. extern void mt6311_set_strup_pwroff_preoff_en(unsigned char val);
  1321. extern void mt6311_set_strup_pwroff_seq_en(unsigned char val);
  1322. extern void mt6311_set_rg_sys_latch_en_swctrl(unsigned char val);
  1323. extern void mt6311_set_rg_sys_latch_en(unsigned char val);
  1324. extern void mt6311_set_rg_onoff_en_swctrl(unsigned char val);
  1325. extern void mt6311_set_rg_onoff_en(unsigned char val);
  1326. extern void mt6311_set_rg_strup_pwron_cond_sel(unsigned char val);
  1327. extern void mt6311_set_rg_strup_pwron_cond_en(unsigned char val);
  1328. extern unsigned char mt6311_get_strup_pg_status(void);
  1329. extern void mt6311_set_strup_pg_status_clr(unsigned char val);
  1330. extern void mt6311_set_rg_rsv_swreg(unsigned char val);
  1331. extern unsigned char mt6311_get_vdvfs11_pg_deb(void);
  1332. extern unsigned char mt6311_get_vdvfs12_pg_deb(void);
  1333. extern unsigned char mt6311_get_vbiasn_pg_deb(void);
  1334. extern unsigned char mt6311_get_strup_ro_rsv0(void);
  1335. extern void mt6311_set_rg_strup_thr_110_clr(unsigned char val);
  1336. extern void mt6311_set_rg_strup_thr_125_clr(unsigned char val);
  1337. extern void mt6311_set_rg_strup_thr_110_irq_en(unsigned char val);
  1338. extern void mt6311_set_rg_strup_thr_125_irq_en(unsigned char val);
  1339. extern unsigned char mt6311_get_rg_strup_thr_110_irq_status(void);
  1340. extern unsigned char mt6311_get_rg_strup_thr_125_irq_status(void);
  1341. extern void mt6311_set_rg_thermal_en(unsigned char val);
  1342. extern void mt6311_set_rg_thermal_en_sel(unsigned char val);
  1343. extern unsigned char mt6311_get_rg_osc_75k_trim(void);
  1344. extern void mt6311_set_osc_75k_trim(unsigned char val);
  1345. extern void mt6311_set_rg_osc_75k_trim_en(unsigned char val);
  1346. extern void mt6311_set_rg_osc_75k_trim_rate(unsigned char val);
  1347. extern void mt6311_set_rg_efuse_addr(unsigned char val);
  1348. extern void mt6311_set_rg_efuse_din(unsigned char val);
  1349. extern void mt6311_set_rg_efuse_dm(unsigned char val);
  1350. extern void mt6311_set_rg_efuse_pgm(unsigned char val);
  1351. extern void mt6311_set_rg_efuse_pgm_en(unsigned char val);
  1352. extern void mt6311_set_rg_efuse_prog_pkey(unsigned char val);
  1353. extern void mt6311_set_rg_efuse_rd_pkey(unsigned char val);
  1354. extern void mt6311_set_rg_efuse_pgm_src(unsigned char val);
  1355. extern void mt6311_set_rg_efuse_din_src(unsigned char val);
  1356. extern void mt6311_set_rg_efuse_rd_trig(unsigned char val);
  1357. extern void mt6311_set_rg_rd_rdy_bypass(unsigned char val);
  1358. extern void mt6311_set_rg_skip_efuse_out(unsigned char val);
  1359. extern unsigned char mt6311_get_rg_efuse_rd_ack(void);
  1360. extern unsigned char mt6311_get_rg_efuse_rd_busy(void);
  1361. extern void mt6311_set_rg_efuse_write_mode(unsigned char val);
  1362. extern unsigned char mt6311_get_rg_efuse_dout_0_7(void);
  1363. extern unsigned char mt6311_get_rg_efuse_dout_8_15(void);
  1364. extern unsigned char mt6311_get_rg_efuse_dout_16_23(void);
  1365. extern unsigned char mt6311_get_rg_efuse_dout_24_31(void);
  1366. extern unsigned char mt6311_get_rg_efuse_dout_32_39(void);
  1367. extern unsigned char mt6311_get_rg_efuse_dout_40_47(void);
  1368. extern unsigned char mt6311_get_rg_efuse_dout_48_55(void);
  1369. extern unsigned char mt6311_get_rg_efuse_dout_56_63(void);
  1370. extern unsigned char mt6311_get_rg_efuse_dout_64_71(void);
  1371. extern unsigned char mt6311_get_rg_efuse_dout_72_79(void);
  1372. extern unsigned char mt6311_get_rg_efuse_dout_80_87(void);
  1373. extern unsigned char mt6311_get_rg_efuse_dout_88_95(void);
  1374. extern unsigned char mt6311_get_rg_efuse_dout_96_103(void);
  1375. extern unsigned char mt6311_get_rg_efuse_dout_104_111(void);
  1376. extern unsigned char mt6311_get_rg_efuse_dout_112_119(void);
  1377. extern unsigned char mt6311_get_rg_efuse_dout_120_127(void);
  1378. extern void mt6311_set_rg_efuse_val_0_7(unsigned char val);
  1379. extern void mt6311_set_rg_efuse_val_8_15(unsigned char val);
  1380. extern void mt6311_set_rg_efuse_val_16_23(unsigned char val);
  1381. extern void mt6311_set_rg_efuse_val_24_31(unsigned char val);
  1382. extern void mt6311_set_rg_efuse_val_32_39(unsigned char val);
  1383. extern void mt6311_set_rg_efuse_val_40_47(unsigned char val);
  1384. extern void mt6311_set_rg_efuse_val_48_55(unsigned char val);
  1385. extern void mt6311_set_rg_efuse_val_56_63(unsigned char val);
  1386. extern void mt6311_set_rg_efuse_val_64_71(unsigned char val);
  1387. extern void mt6311_set_rg_efuse_val_72_79(unsigned char val);
  1388. extern void mt6311_set_rg_efuse_val_80_87(unsigned char val);
  1389. extern void mt6311_set_rg_efuse_val_88_95(unsigned char val);
  1390. extern void mt6311_set_rg_efuse_val_96_103(unsigned char val);
  1391. extern void mt6311_set_rg_efuse_val_104_111(unsigned char val);
  1392. extern void mt6311_set_rg_efuse_val_112_119(unsigned char val);
  1393. extern void mt6311_set_rg_efuse_val_120_127(unsigned char val);
  1394. extern void mt6311_set_buck_dig0_rsv0(unsigned char val);
  1395. extern void mt6311_set_vsleep_src0_8(unsigned char val);
  1396. extern void mt6311_set_vsleep_src1(unsigned char val);
  1397. extern void mt6311_set_vsleep_src0_7_0(unsigned char val);
  1398. extern void mt6311_set_r2r_src0_8(unsigned char val);
  1399. extern void mt6311_set_r2r_src1(unsigned char val);
  1400. extern void mt6311_set_r2r_src0_7_0(unsigned char val);
  1401. extern void mt6311_set_buck_osc_sel_src0_8(unsigned char val);
  1402. extern void mt6311_set_srclken_dly_src1(unsigned char val);
  1403. extern void mt6311_set_buck_osc_sel_src0_7_0(unsigned char val);
  1404. extern unsigned char mt6311_get_qi_vdvfs12_dig_mon(void);
  1405. extern unsigned char mt6311_get_qi_vdvfs11_dig_mon(void);
  1406. extern void mt6311_set_vdvfs11_oc_en(unsigned char val);
  1407. extern void mt6311_set_vdvfs11_oc_deg_en(unsigned char val);
  1408. extern void mt6311_set_vdvfs11_oc_wnd(unsigned char val);
  1409. extern void mt6311_set_vdvfs11_oc_thd(unsigned char val);
  1410. extern void mt6311_set_vdvfs12_oc_en(unsigned char val);
  1411. extern void mt6311_set_vdvfs12_oc_deg_en(unsigned char val);
  1412. extern void mt6311_set_vdvfs12_oc_wnd(unsigned char val);
  1413. extern void mt6311_set_vdvfs12_oc_thd(unsigned char val);
  1414. extern void mt6311_set_vdvfs11_oc_flag_clr(unsigned char val);
  1415. extern void mt6311_set_vdvfs12_oc_flag_clr(unsigned char val);
  1416. extern void mt6311_set_vdvfs11_oc_rg_status_clr(unsigned char val);
  1417. extern void mt6311_set_vdvfs12_oc_rg_status_clr(unsigned char val);
  1418. extern void mt6311_set_vdvfs11_oc_flag_clr_sel(unsigned char val);
  1419. extern void mt6311_set_vdvfs12_oc_flag_clr_sel(unsigned char val);
  1420. extern unsigned char mt6311_get_vdvfs11_oc_status(void);
  1421. extern unsigned char mt6311_get_vdvfs12_oc_status(void);
  1422. extern void mt6311_set_vdvfs11_oc_int_en(unsigned char val);
  1423. extern void mt6311_set_vdvfs12_oc_int_en(unsigned char val);
  1424. extern void mt6311_set_vdvfs11_en_oc_sdn_sel(unsigned char val);
  1425. extern void mt6311_set_vdvfs12_en_oc_sdn_sel(unsigned char val);
  1426. extern void mt6311_set_buck_test_mode(unsigned char val);
  1427. extern void mt6311_set_buck_dig1_rsv0(unsigned char val);
  1428. extern void mt6311_set_qi_vdvfs11_vsleep(unsigned char val);
  1429. extern void mt6311_set_qi_vdvfs12_vsleep(unsigned char val);
  1430. extern void mt6311_set_buck_ana_dig0_rsv0(unsigned char val);
  1431. extern void mt6311_set_rg_thrdet_sel(unsigned char val);
  1432. extern void mt6311_set_rg_strup_thr_sel(unsigned char val);
  1433. extern void mt6311_set_rg_thr_tmode(unsigned char val);
  1434. extern void mt6311_set_rg_strup_iref_trim(unsigned char val);
  1435. extern void mt6311_set_rg_uvlo_vthl(unsigned char val);
  1436. extern void mt6311_set_rg_uvlo_vthh(unsigned char val);
  1437. extern void mt6311_set_rg_bgr_unchop(unsigned char val);
  1438. extern void mt6311_set_rg_bgr_unchop_ph(unsigned char val);
  1439. extern void mt6311_set_rg_bgr_rsel(unsigned char val);
  1440. extern void mt6311_set_rg_bgr_trim(unsigned char val);
  1441. extern void mt6311_set_rg_bgr_test_en(unsigned char val);
  1442. extern void mt6311_set_rg_bgr_test_rstb(unsigned char val);
  1443. extern void mt6311_set_rg_vdvfs11_trimh(unsigned char val);
  1444. extern void mt6311_set_rg_vdvfs11_triml(unsigned char val);
  1445. extern void mt6311_set_rg_vdvfs12_trimh(unsigned char val);
  1446. extern void mt6311_set_rg_vdvfs12_triml(unsigned char val);
  1447. extern void mt6311_set_rg_vdvfs11_vsleep(unsigned char val);
  1448. extern void mt6311_set_rg_vdvfs12_vsleep(unsigned char val);
  1449. extern void mt6311_set_rg_bgr_osc_cal(unsigned char val);
  1450. extern void mt6311_set_rg_strup_rsv(unsigned char val);
  1451. extern void mt6311_set_rg_vref_lp_mode(unsigned char val);
  1452. extern void mt6311_set_rg_testmode_swen(unsigned char val);
  1453. extern void mt6311_set_rg_vdig18_vosel(unsigned char val);
  1454. extern void mt6311_set_rg_vdig18_cal(unsigned char val);
  1455. extern void mt6311_set_rg_osc_sel(unsigned char val);
  1456. extern void mt6311_set_rg_vbiasn_ndis_en(unsigned char val);
  1457. extern void mt6311_set_rg_vbiasn_vosel(unsigned char val);
  1458. extern void mt6311_set_rg_vdvfs11_rc(unsigned char val);
  1459. extern void mt6311_set_rg_vdvfs12_rc(unsigned char val);
  1460. extern void mt6311_set_rg_vdvfs11_csr(unsigned char val);
  1461. extern void mt6311_set_rg_vdvfs12_csr(unsigned char val);
  1462. extern void mt6311_set_rg_vdvfs11_pfm_csr(unsigned char val);
  1463. extern void mt6311_set_rg_vdvfs12_pfm_csr(unsigned char val);
  1464. extern void mt6311_set_rg_vdvfs11_slp(unsigned char val);
  1465. extern void mt6311_set_rg_vdvfs12_slp(unsigned char val);
  1466. extern void mt6311_set_rg_vdvfs11_uvp_en(unsigned char val);
  1467. extern void mt6311_set_rg_vdvfs12_uvp_en(unsigned char val);
  1468. extern void mt6311_set_rg_vdvfs11_modeset(unsigned char val);
  1469. extern void mt6311_set_rg_vdvfs12_modeset(unsigned char val);
  1470. extern void mt6311_set_rg_vdvfs11_ndis_en(unsigned char val);
  1471. extern void mt6311_set_rg_vdvfs12_ndis_en(unsigned char val);
  1472. extern void mt6311_set_rg_vdvfs11_trans_bst(unsigned char val);
  1473. extern void mt6311_set_rg_vdvfs12_trans_bst(unsigned char val);
  1474. extern void mt6311_set_rg_vdvfs11_csm_n(unsigned char val);
  1475. extern void mt6311_set_rg_vdvfs11_csm_p(unsigned char val);
  1476. extern void mt6311_set_rg_vdvfs12_csm_n(unsigned char val);
  1477. extern void mt6311_set_rg_vdvfs12_csm_p(unsigned char val);
  1478. extern void mt6311_set_rg_vdvfs11_zxos_trim(unsigned char val);
  1479. extern void mt6311_set_rg_vdvfs12_zxos_trim(unsigned char val);
  1480. extern void mt6311_set_rg_vdvfs11_oc_off(unsigned char val);
  1481. extern void mt6311_set_rg_vdvfs12_oc_off(unsigned char val);
  1482. extern void mt6311_set_rg_vdvfs11_phs_shed_trim(unsigned char val);
  1483. extern void mt6311_set_rg_vdvfs11_f2phs(unsigned char val);
  1484. extern void mt6311_set_rg_vdvfs11_rs_force_off(unsigned char val);
  1485. extern void mt6311_set_rg_vdvfs12_rs_force_off(unsigned char val);
  1486. extern void mt6311_set_rg_vdvfs11_tm_en(unsigned char val);
  1487. extern void mt6311_set_rg_vdvfs11_tm_ugsns(unsigned char val);
  1488. extern void mt6311_set_rg_vdvfs1_fbn_sel(unsigned char val);
  1489. extern unsigned char mt6311_get_rgs_vdvfs11_enpwm_status(void);
  1490. extern unsigned char mt6311_get_rgs_vdvfs12_enpwm_status(void);
  1491. extern unsigned char mt6311_get_ni_vdvfs1_count(void);
  1492. extern void mt6311_set_vdvfs11_dig0_rsv0(unsigned char val);
  1493. extern void mt6311_set_vdvfs11_en_ctrl(unsigned char val);
  1494. extern void mt6311_set_vdvfs11_vosel_ctrl(unsigned char val);
  1495. extern void mt6311_set_vdvfs11_dig0_rsv1(unsigned char val);
  1496. extern void mt6311_set_vdvfs11_burst_ctrl(unsigned char val);
  1497. extern void mt6311_set_vdvfs11_en_sel(unsigned char val);
  1498. extern void mt6311_set_vdvfs11_vosel_sel(unsigned char val);
  1499. extern void mt6311_set_vdvfs11_dig0_rsv2(unsigned char val);
  1500. extern void mt6311_set_vdvfs11_burst_sel(unsigned char val);
  1501. extern void mt6311_set_vdvfs11_en(unsigned char val);
  1502. extern void mt6311_set_vdvfs11_stbtd(unsigned char val);
  1503. extern unsigned char mt6311_get_qi_vdvfs11_stb(void);
  1504. extern unsigned char mt6311_get_qi_vdvfs11_en(void);
  1505. extern unsigned char mt6311_get_qi_vdvfs11_oc_status(void);
  1506. extern void mt6311_set_vdvfs11_sfchg_rrate(unsigned char val);
  1507. extern void mt6311_set_vdvfs11_sfchg_ren(unsigned char val);
  1508. extern void mt6311_set_vdvfs11_sfchg_frate(unsigned char val);
  1509. extern void mt6311_set_vdvfs11_sfchg_fen(unsigned char val);
  1510. extern void mt6311_set_vdvfs11_vosel(unsigned char val);
  1511. extern void mt6311_set_vdvfs11_vosel_on(unsigned char val);
  1512. extern void mt6311_set_vdvfs11_vosel_sleep(unsigned char val);
  1513. extern unsigned char mt6311_get_ni_vdvfs11_vosel(void);
  1514. extern void mt6311_set_vdvfs11_burst_sleep(unsigned char val);
  1515. extern unsigned char mt6311_get_qi_vdvfs11_burst(void);
  1516. extern void mt6311_set_vdvfs11_burst(unsigned char val);
  1517. extern void mt6311_set_vdvfs11_burst_on(unsigned char val);
  1518. extern void mt6311_set_vdvfs11_vsleep_en(unsigned char val);
  1519. extern void mt6311_set_vdvfs11_r2r_pdn(unsigned char val);
  1520. extern void mt6311_set_vdvfs11_vsleep_sel(unsigned char val);
  1521. extern unsigned char mt6311_get_ni_vdvfs11_r2r_pdn(void);
  1522. extern unsigned char mt6311_get_ni_vdvfs11_vsleep_sel(void);
  1523. extern void mt6311_set_vdvfs11_trans_td(unsigned char val);
  1524. extern void mt6311_set_vdvfs11_trans_ctrl(unsigned char val);
  1525. extern void mt6311_set_vdvfs11_trans_once(unsigned char val);
  1526. extern unsigned char mt6311_get_ni_vdvfs11_vosel_trans(void);
  1527. extern void mt6311_set_vdvfs12_dig0_rsv0(unsigned char val);
  1528. extern void mt6311_set_vdvfs12_en_ctrl(unsigned char val);
  1529. extern void mt6311_set_vdvfs12_vosel_ctrl(unsigned char val);
  1530. extern void mt6311_set_vdvfs12_dig0_rsv1(unsigned char val);
  1531. extern void mt6311_set_vdvfs12_burst_ctrl(unsigned char val);
  1532. extern void mt6311_set_vdvfs12_en_sel(unsigned char val);
  1533. extern void mt6311_set_vdvfs12_vosel_sel(unsigned char val);
  1534. extern void mt6311_set_vdvfs12_dig0_rsv2(unsigned char val);
  1535. extern void mt6311_set_vdvfs12_burst_sel(unsigned char val);
  1536. extern void mt6311_set_vdvfs12_en(unsigned char val);
  1537. extern void mt6311_set_vdvfs12_stbtd(unsigned char val);
  1538. extern unsigned char mt6311_get_qi_vdvfs12_stb(void);
  1539. extern unsigned char mt6311_get_qi_vdvfs12_en(void);
  1540. extern unsigned char mt6311_get_qi_vdvfs12_oc_status(void);
  1541. extern void mt6311_set_vdvfs12_sfchg_rrate(unsigned char val);
  1542. extern void mt6311_set_vdvfs12_sfchg_ren(unsigned char val);
  1543. extern void mt6311_set_vdvfs12_sfchg_frate(unsigned char val);
  1544. extern void mt6311_set_vdvfs12_sfchg_fen(unsigned char val);
  1545. extern void mt6311_set_vdvfs12_vosel(unsigned char val);
  1546. extern void mt6311_set_vdvfs12_vosel_on(unsigned char val);
  1547. extern void mt6311_set_vdvfs12_vosel_sleep(unsigned char val);
  1548. extern unsigned char mt6311_get_ni_vdvfs12_vosel(void);
  1549. extern void mt6311_set_vdvfs12_burst_sleep(unsigned char val);
  1550. extern unsigned char mt6311_get_qi_vdvfs12_burst(void);
  1551. extern void mt6311_set_vdvfs12_burst(unsigned char val);
  1552. extern void mt6311_set_vdvfs12_burst_on(unsigned char val);
  1553. extern void mt6311_set_vdvfs12_vsleep_en(unsigned char val);
  1554. extern void mt6311_set_vdvfs12_r2r_pdn(unsigned char val);
  1555. extern void mt6311_set_vdvfs12_vsleep_sel(unsigned char val);
  1556. extern unsigned char mt6311_get_ni_vdvfs12_r2r_pdn(void);
  1557. extern unsigned char mt6311_get_ni_vdvfs12_vsleep_sel(void);
  1558. extern void mt6311_set_vdvfs12_trans_td(unsigned char val);
  1559. extern void mt6311_set_vdvfs12_trans_ctrl(unsigned char val);
  1560. extern void mt6311_set_vdvfs12_trans_once(unsigned char val);
  1561. extern unsigned char mt6311_get_ni_vdvfs12_vosel_trans(void);
  1562. extern void mt6311_set_k_rst_done(unsigned char val);
  1563. extern void mt6311_set_k_map_sel(unsigned char val);
  1564. extern void mt6311_set_k_once_en(unsigned char val);
  1565. extern void mt6311_set_k_once(unsigned char val);
  1566. extern void mt6311_set_k_start_manual(unsigned char val);
  1567. extern void mt6311_set_k_src_sel(unsigned char val);
  1568. extern void mt6311_set_k_auto_en(unsigned char val);
  1569. extern void mt6311_set_k_inv(unsigned char val);
  1570. extern void mt6311_set_k_control_smps(unsigned char val);
  1571. extern unsigned char mt6311_get_qi_smps_osc_cal(void);
  1572. extern unsigned char mt6311_get_k_result(void);
  1573. extern unsigned char mt6311_get_k_done(void);
  1574. extern unsigned char mt6311_get_k_control(void);
  1575. extern void mt6311_set_k_buck_ck_cnt_8(unsigned char val);
  1576. extern void mt6311_set_k_buck_ck_cnt_7_0(unsigned char val);
  1577. extern unsigned char mt6311_get_auxadc_adc_out_ch0(void);
  1578. extern unsigned char mt6311_get_auxadc_adc_rdy_ch0(void);
  1579. extern unsigned char mt6311_get_auxadc_adc_out_ch1(void);
  1580. extern unsigned char mt6311_get_auxadc_adc_rdy_ch1(void);
  1581. extern unsigned char mt6311_get_auxadc_adc_out_csm(void);
  1582. extern unsigned char mt6311_get_auxadc_adc_rdy_csm(void);
  1583. extern unsigned char mt6311_get_auxadc_adc_out_div2(void);
  1584. extern unsigned char mt6311_get_auxadc_adc_rdy_div2(void);
  1585. extern unsigned char mt6311_get_auxadc_adc_busy_in(void);
  1586. extern void mt6311_set_auxadc_rqst_ch0(unsigned char val);
  1587. extern void mt6311_set_auxadc_rqst_ch1(unsigned char val);
  1588. extern void mt6311_set_auxadc_rqst_ch2(unsigned char val);
  1589. extern void mt6311_set_auxadc_en_csm_sw(unsigned char val);
  1590. extern void mt6311_set_auxadc_en_csm_sel(unsigned char val);
  1591. extern void mt6311_set_rg_test_auxadc(unsigned char val);
  1592. extern void mt6311_set_auxadc_ck_aon_gps(unsigned char val);
  1593. extern void mt6311_set_auxadc_ck_aon_md(unsigned char val);
  1594. extern void mt6311_set_auxadc_ck_aon(unsigned char val);
  1595. extern void mt6311_set_auxadc_ck_on_extd(unsigned char val);
  1596. extern void mt6311_set_auxadc_spl_num(unsigned char val);
  1597. extern void mt6311_set_auxadc_avg_num_small(unsigned char val);
  1598. extern void mt6311_set_auxadc_avg_num_large(unsigned char val);
  1599. extern void mt6311_set_auxadc_avg_num_sel(unsigned char val);
  1600. extern void mt6311_set_auxadc_trim_ch0_sel(unsigned char val);
  1601. extern void mt6311_set_auxadc_trim_ch1_sel(unsigned char val);
  1602. extern void mt6311_set_auxadc_trim_ch2_sel(unsigned char val);
  1603. extern void mt6311_set_auxadc_trim_ch3_sel(unsigned char val);
  1604. extern void mt6311_set_auxadc_con6_rsv0(unsigned char val);
  1605. extern void mt6311_set_rg_adc_2s_comp_enb(unsigned char val);
  1606. extern void mt6311_set_rg_adc_trim_comp(unsigned char val);
  1607. extern void mt6311_set_auxadc_out_sel(unsigned char val);
  1608. extern void mt6311_set_auxadc_adc_pwdb_swctrl(unsigned char val);
  1609. extern void mt6311_set_auxadc_qi_vdvfs1_csm_en_sw(unsigned char val);
  1610. extern void mt6311_set_auxadc_qi_vdvfs11_csm_en(unsigned char val);
  1611. extern void mt6311_set_auxadc_qi_vdvfs12_csm_en(unsigned char val);
  1612. extern void mt6311_set_auxadc_sw_gain_trim(unsigned char val);
  1613. extern void mt6311_set_auxadc_sw_offset_trim(unsigned char val);
  1614. extern void mt6311_set_auxadc_rng_en(unsigned char val);
  1615. extern void mt6311_set_auxadc_data_reuse_sel(unsigned char val);
  1616. extern void mt6311_set_auxadc_test_mode(unsigned char val);
  1617. extern void mt6311_set_auxadc_bit_sel(unsigned char val);
  1618. extern void mt6311_set_auxadc_start_sw(unsigned char val);
  1619. extern void mt6311_set_auxadc_start_swctrl(unsigned char val);
  1620. extern void mt6311_set_auxadc_adc_pwdb(unsigned char val);
  1621. extern unsigned char mt6311_get_ad_auxadc_comp(void);
  1622. extern void mt6311_set_auxadc_da_dac_swctrl(unsigned char val);
  1623. extern void mt6311_set_auxadc_da_dac(unsigned char val);
  1624. extern void mt6311_set_auxadc_swctrl_en(unsigned char val);
  1625. extern void mt6311_set_auxadc_chsel(unsigned char val);
  1626. extern void mt6311_set_auxadc_adcin_baton_ted_en(unsigned char val);
  1627. extern void mt6311_set_auxadc_adcin_chrin_en(unsigned char val);
  1628. extern void mt6311_set_auxadc_adcin_batsns_en(unsigned char val);
  1629. extern void mt6311_set_auxadc_adcin_cs_en(unsigned char val);
  1630. extern void mt6311_set_auxadc_dac_extd_en(unsigned char val);
  1631. extern void mt6311_set_auxadc_dac_extd(unsigned char val);
  1632. extern void mt6311_set_auxadc_dig1_rsv1(unsigned char val);
  1633. extern void mt6311_set_auxadc_dig0_rsv1(unsigned char val);
  1634. extern unsigned char mt6311_get_auxadc_ro_rsv1(void);
  1635. extern unsigned char mt6311_get_lbat_max_irq(void);
  1636. extern unsigned char mt6311_get_lbat_min_irq(void);
  1637. extern void mt6311_set_auxadc_autorpt_en(unsigned char val);
  1638. extern void mt6311_set_auxadc_autorpt_prd(unsigned char val);
  1639. extern void mt6311_set_auxadc_lbat_debt_min(unsigned char val);
  1640. extern void mt6311_set_auxadc_lbat_debt_max(unsigned char val);
  1641. extern void mt6311_set_auxadc_lbat_det_prd_7_0(unsigned char val);
  1642. extern void mt6311_set_auxadc_lbat_det_prd_15_8(unsigned char val);
  1643. extern void mt6311_set_auxadc_lbat_det_prd_19_16(unsigned char val);
  1644. extern unsigned char mt6311_get_auxadc_lbat_max_irq_b(void);
  1645. extern void mt6311_set_auxadc_lbat_en_max(unsigned char val);
  1646. extern void mt6311_set_auxadc_lbat_irq_en_max(unsigned char val);
  1647. extern void mt6311_set_auxadc_lbat_volt_max_0(unsigned char val);
  1648. extern void mt6311_set_auxadc_lbat_volt_max_1(unsigned char val);
  1649. extern unsigned char mt6311_get_auxadc_lbat_min_irq_b(void);
  1650. extern void mt6311_set_auxadc_lbat_en_min(unsigned char val);
  1651. extern void mt6311_set_auxadc_lbat_irq_en_min(unsigned char val);
  1652. extern void mt6311_set_auxadc_lbat_volt_min_0(unsigned char val);
  1653. extern void mt6311_set_auxadc_lbat_volt_min_1(unsigned char val);
  1654. extern unsigned char mt6311_get_auxadc_lbat_debounce_count_max(void);
  1655. extern unsigned char mt6311_get_auxadc_lbat_debounce_count_min(void);
  1656. extern void mt6311_set_auxadc_enpwm1_sel(unsigned char val);
  1657. extern void mt6311_set_auxadc_enpwm1_sw(unsigned char val);
  1658. extern void mt6311_set_auxadc_enpwm2_sel(unsigned char val);
  1659. extern void mt6311_set_auxadc_enpwm2_sw(unsigned char val);
  1660. extern unsigned char mt6311_get_qi_vbiasn_oc_status(void);
  1661. extern void mt6311_set_rg_vbiasn_on_ctrl(unsigned char val);
  1662. extern void mt6311_set_rg_vbiasn_mode_set(unsigned char val);
  1663. extern void mt6311_set_rg_vbiasn_mode_ctrl(unsigned char val);
  1664. extern void mt6311_set_rg_vbiasn_stbtd(unsigned char val);
  1665. extern unsigned char mt6311_get_qi_vbiasn_mode(void);
  1666. extern unsigned char mt6311_get_qi_vbiasn_en(void);
  1667. extern unsigned char mt6311_get_qi_vbiasn_ocfb_en(void);
  1668. extern void mt6311_set_rg_vbiasn_ocfb_en(unsigned char val);
  1669. extern void mt6311_set_ldo_degtd_sel(unsigned char val);
  1670. extern void mt6311_set_rg_vbiasn_dis_sel(unsigned char val);
  1671. extern void mt6311_set_rg_vbiasn_trans_en(unsigned char val);
  1672. extern void mt6311_set_rg_vbiasn_trans_ctrl(unsigned char val);
  1673. extern void mt6311_set_rg_vbiasn_trans_once(unsigned char val);
  1674. extern unsigned char mt6311_get_qi_vbiasn_chr(void);
  1675. extern void mt6311_set_rg_vbiasn_en(unsigned char val);
  1676. extern void mt6311_set_ldo_rsv(unsigned char val);
  1677. extern void mt6311_set_fqmtr_tcksel(unsigned char val);
  1678. extern unsigned char mt6311_get_fqmtr_busy(void);
  1679. extern void mt6311_set_fqmtr_en(unsigned char val);
  1680. extern void mt6311_set_fqmtr_winset_1(unsigned char val);
  1681. extern void mt6311_set_fqmtr_winset_0(unsigned char val);
  1682. extern unsigned char mt6311_get_fqmtr_data_1(void);
  1683. extern unsigned char mt6311_get_fqmtr_data_0(void);
  1684. extern void mt6311_clr_thr_l_int_status(void);
  1685. extern void mt6311_clr_thr_h_int_status(void);
  1686. extern unsigned int mt6311_get_thr_l_int_status(void);
  1687. extern unsigned int mt6311_get_thr_h_int_status(void);
  1688. extern void mt6311_thr_l_int_handler(void);
  1689. extern void mt6311_thr_h_int_handler(void);
  1690. /*---move from mt6311.c---*/
  1691. extern unsigned int upmu_get_reg_value(unsigned int reg);
  1692. extern void battery_oc_protect_reinit(void);
  1693. /*------------------------*/
  1694. extern unsigned int mt_gpio_to_irq(unsigned int gpio);
  1695. extern int mt_gpio_set_debounce(unsigned gpio, unsigned debounce);
  1696. #endif /* _mt6311_SW_H_*/